

# UM1725 User Manual

# Description of STM32F4xx HAL drivers

### Introduction

STM32Cube<sup>TM</sup> is an STMicroelectronics original initiative to ease developers life by reducing development efforts, time and cost. STM32Cube<sup>TM</sup> covers STM32 portfolio.

STM32Cube<sup>TM</sup> Version 1.x includes:

- The STM32CubeMX, a graphical software configuration tool that allows generating C initialization code using graphical wizards.
- A comprehensive embedded software platform, delivered per series (such as STM32CubeF4 for STM32F4 series)
  - The STM32Cube HAL, an STM32 abstraction layer embedded software, ensuring maximized portability across STM32 portfolio
  - A consistent set of middleware components such as RTOS, USB, TCP/IP, Graphics
  - All embedded software utilities coming with a full set of examples.

The HAL drivers layer provides a generic multi instance simple set of APIs (application programming interfaces) to interact with the upper layer (application, libraries and stacks). It is composed of generic and extension APIs. It is directly built around a generic architecture and allows the built-upon layers, such as the middleware layer, to implement their functions without knowing in-depth how to use the MCU. This structure improves the library code reusability and guarantees an easy portability on other devices.

The HAL drivers include a complete set of ready-to-use APIs which simplify the user application implementation. As an example, the communication peripherals contain APIs to initialize and configure the peripheral, to manage data transfers based on polling, to handle interrupts or DMA, and to manage communication errors.

The HAL drivers APIs are split into two categories: generic APIs which provide common and generic functions for all the STM32 series and extension APIs which include specific and customized functions for a given family or part number.

The HAL drivers are feature-oriented instead of IP-oriented. As an example, the timer APIs are split into several categories following the functions offered by the IP: basic timer, capture, pulse width modulation (PWM), etc..

The drivers source code is developed in Strict ANSI-C which makes it independent from the development tools. It is checked with CodeSonar<sup>TM</sup> static analysis tool. It is fully documented and is MISRA-C 2004 compliant.

The HAL drivers layer implements run-time failure detection by checking the input values of all functions. Such dynamic checking contributes to enhance the firmware robustness. Run-time detection is also suitable for user application development and debugging.

This user manual is structured as follows:

- Overview of the HAL drivers
- Detailed description of each peripheral driver: configuration structures, functions, and how to use the given API to build your application.



# **Contents**

| cronyn | ns and de   | efinitions                                   | 26 |
|--------|-------------|----------------------------------------------|----|
| vervie | w of HAL    | drivers                                      | 28 |
| 2.1    | HAL and     | user application files                       | 28 |
|        | 2.1.1       | HAL driver files                             | 28 |
|        | 2.1.2       | User-application files                       | 29 |
| 2.2    | HAL data    | structures                                   | 31 |
|        | 2.2.1       | Peripheral handle structures                 | 31 |
|        | 2.2.2       | Initialization and configuration structure   | 32 |
|        | 2.2.3       | Specific process structures                  | 33 |
| 2.3    | API class   | ification                                    | 33 |
| 2.4    | Devices s   | supported by HAL drivers                     | 34 |
| 2.5    | HAL drive   | ers rules                                    | 37 |
|        | 2.5.1       | HAL API naming rules                         | 37 |
|        | 2.5.2       | HAL general naming rules                     | 38 |
|        | 2.5.3       | HAL interrupt handler and callback functions | 39 |
| 2.6    | HAL gene    | eric APIs                                    | 39 |
| 2.7    | HAL exte    | nsion APIs                                   | 41 |
|        | 2.7.1       | HAL extension model overview                 | 41 |
|        | 2.7.2       | HAL extension model cases                    | 41 |
| 2.8    | File inclus | sion model                                   | 43 |
| 2.9    | HAL com     | mon resources                                | 44 |
| 2.10   | HAL conf    | iguration                                    | 45 |
| 2.11   | HAL syste   | em peripheral handling                       | 46 |
|        | 2.11.1      | Clock                                        | 46 |
|        | 2.11.2      | GPIOs                                        | 47 |
|        | 2.11.3      | Cortex NVIC and SysTick timer                | 49 |
|        | 2.11.4      | PWR                                          | 49 |
|        | 2.11.5      | EXTI                                         | 50 |
|        | 2.11.6      | DMA                                          | 50 |
| 2.12   | How to us   | se HAL drivers                               | 52 |
|        | 2.12.1      | HAL usage models                             | 52 |
|        | 2.12.2      | HAL initialization                           | 53 |
|        | 2.12.3      | HAL IO operation process                     |    |
|        | 2.12.4      | Timeout and error management                 | 58 |

UM1725 Contents

| 3 | HAL co | mmon dri | ver                                            | 62 |
|---|--------|----------|------------------------------------------------|----|
|   | 3.1    | HAL Firm | ware driver API description                    | 62 |
|   |        | 3.1.1    | How to use this driver                         | 62 |
|   |        | 3.1.2    | Initialization and de-initialization functions | 62 |
|   |        | 3.1.3    | HAL Control functions                          | 62 |
|   |        | 3.1.4    | Initialization and de-initialization Functions | 63 |
|   |        | 3.1.5    | HAL Control functions                          | 64 |
|   | 3.2    | HAL Firm | ware driver defines                            | 69 |
|   |        | 3.2.1    | HAL                                            | 69 |
| 4 | HAL AD | C Generi | c Driver                                       | 70 |
|   | 4.1    | ADC Firm | nware driver registers structures              | 70 |
|   |        | 4.1.1    | ADC_HandleTypeDef                              | 70 |
|   |        | 4.1.2    | ADC_InitTypeDef                                | 70 |
|   |        | 4.1.3    | ADC_ChannelConfTypeDef                         | 72 |
|   |        | 4.1.4    | ADC_AnalogWDGConfTypeDef                       | 72 |
|   |        | 4.1.5    | ADC_Common_TypeDef                             | 73 |
|   |        | 4.1.6    | ADC_TypeDef                                    | 73 |
|   | 4.2    | ADC Firm | nware driver API description                   | 75 |
|   |        | 4.2.1    | ADC Peripheral features                        | 75 |
|   |        | 4.2.2    | How to use this driver                         | 75 |
|   |        | 4.2.3    | Initialization and de-initialization functions | 77 |
|   |        | 4.2.4    | IO operation functions                         | 77 |
|   |        | 4.2.5    | Peripheral Control functions                   | 77 |
|   |        | 4.2.6    | Peripheral State and errors functions          | 78 |
|   |        | 4.2.7    | Initialization and de-initialization functions | 78 |
|   |        | 4.2.8    | IO operation functions                         | 79 |
|   |        | 4.2.9    | Peripheral Control functions                   | 84 |
|   |        | 4.2.10   | ADC Peripheral State functions                 | 85 |
|   | 4.3    | ADC Firm | nware driver defines                           | 86 |
|   |        | 4.3.1    | ADC                                            | 86 |
| 5 | HAL AD | C Extens | ion Driver                                     | 95 |
|   | 5.1    | ADCEx F  | irmware driver registers structures            | 95 |
|   |        | 5.1.1    | ADC_InjectionConfTypeDef                       | 95 |
|   |        | 5.1.2    | ADC_MultiModeTypeDef                           | 96 |
|   | 5.2    | ADCEx F  | irmware driver API description                 | 96 |
|   |        | 5.2.1    | How to use this driver                         | 96 |
|   |        | 5.2.2    | Extended features functions                    | 98 |



| Conte | ents        |          |                                                | UM1725 |
|-------|-------------|----------|------------------------------------------------|--------|
|       |             | 5.2.3    | Extended features functions                    | 98     |
|       | 5.3         | ADCEx F  | Firmware driver defines                        | 103    |
|       |             | 5.3.1    | ADCEx                                          | 103    |
| 6     | HAL CA      | N Generi | c Driver                                       | 110    |
|       | 6.1         | CAN Firm | nware driver registers structures              | 110    |
|       |             | 6.1.1    | CAN_HandleTypeDef                              | 110    |
|       |             | 6.1.2    | CAN_InitTypeDef                                | 110    |
|       |             | 6.1.3    | CAN_FilterConfTypeDef                          | 111    |
|       |             | 6.1.4    | CAN_FIFOMailBox_TypeDef                        | 112    |
|       |             | 6.1.5    | CAN_FilterRegister_TypeDef                     | 113    |
|       |             | 6.1.6    | CAN_TxMailBox_TypeDef                          | 113    |
|       |             | 6.1.7    | CAN_TypeDef                                    | 114    |
|       | 6.2         | CAN Firm | nware driver API description                   | 115    |
|       |             | 6.2.1    | How to use this driver                         | 115    |
|       |             | 6.2.2    | Initialization and de-initialization functions | 116    |
|       |             | 6.2.3    | IO operation functions                         | 117    |
|       |             | 6.2.4    | Peripheral State and Error functions           | 117    |
|       |             | 6.2.5    | Initialization and de-initialization functions | 117    |
|       |             | 6.2.6    | IO operation functions                         | 119    |
|       |             | 6.2.7    | Peripheral State and Error functions           | 123    |
|       | 6.3         | CAN Firm | nware driver defines                           | 123    |
|       |             | 6.3.1    | CAN                                            | 123    |
| 7     | HAL CO      | RTEX Ge  | neric Driver                                   | 133    |
|       | 7.1         | CORTEX   | Firmware driver API description                | 133    |
|       |             | 7.1.1    | How to use this driver                         |        |
|       |             | 7.1.2    | Initialization and de-initialization functions |        |
|       |             | 7.1.3    | Peripheral Control functions                   | 134    |
|       |             | 7.1.4    | Initialization and de-initialization functions | 134    |
|       |             | 7.1.5    | Peripheral Control functions                   | 137    |
|       | 7.2         | CORTEX   | (Firmware driver defines                       | 140    |
|       |             | 7.2.1    | CORTEX                                         | 140    |
| 8     | HAL CR      | C Generi | c Driver                                       | 142    |
| _     | 8.1         |          | nware driver registers structures              |        |
|       | 0.1         | 8.1.1    | CRC_HandleTypeDef                              |        |
|       |             | 8.1.2    | CRC_TypeDef                                    |        |
|       | 8.2         |          | mware driver API description                   |        |
|       | J. <u>L</u> | 8.2.1    | How to use this driver                         |        |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |        | 8.2.2     | Initialization and de-initialization functions | 143 |
|----|--------|-----------|------------------------------------------------|-----|
|    |        | 8.2.3     | Peripheral Control functions                   | 143 |
|    |        | 8.2.4     | Peripheral State functions                     | 143 |
|    |        | 8.2.5     | Initialization and de-initialization functions | 144 |
|    |        | 8.2.6     | Peripheral Control functions                   | 145 |
|    |        | 8.2.7     | Peripheral State functions                     | 146 |
|    | 8.3    | CRC Firm  | nware driver defines                           | 146 |
|    |        | 8.3.1     | CRC                                            | 146 |
| 9  | HAL CR | YP Gener  | ic Driver                                      | 147 |
|    | 9.1    | CRYP Fir  | mware driver registers structures              | 147 |
|    |        | 9.1.1     | CRYP_HandleTypeDef                             | 147 |
|    |        | 9.1.2     | CRYP_InitTypeDef                               | 148 |
|    |        | 9.1.3     | CRYP_TypeDef                                   | 148 |
|    | 9.2    | CRYP Fir  | mware driver API description                   | 151 |
|    |        | 9.2.1     | How to use this driver                         | 151 |
|    |        | 9.2.2     | Initialization and de-initialization functions | 152 |
|    |        | 9.2.3     | AES processing functions                       | 152 |
|    |        | 9.2.4     | DES processing functions                       | 153 |
|    |        | 9.2.5     | TDES processing functions                      | 153 |
|    |        | 9.2.6     | DMA callback functions                         | 153 |
|    |        | 9.2.7     | CRYP IRQ handler management                    | 154 |
|    |        | 9.2.8     | Peripheral State functions                     | 154 |
|    |        | 9.2.9     | Initialization and de-initialization functions | 154 |
|    |        | 9.2.10    | AES processing functions                       | 155 |
|    |        | 9.2.11    | DES processing functions                       | 164 |
|    |        | 9.2.12    | TDES processing functions                      | 169 |
|    |        | 9.2.13    | DMA callback functions                         | 174 |
|    |        | 9.2.14    | CRYP IRQ handler management                    |     |
|    |        | 9.2.15    | Peripheral State functions                     | 176 |
|    | 9.3    | CRYP Fir  | mware driver defines                           | 176 |
|    |        | 9.3.1     | CRYP                                           | 176 |
| 10 | HAL DA | C Generic | Driver                                         | 180 |
|    | 10.1   | DAC Firm  | nware driver registers structures              | 180 |
|    |        | 10.1.1    | DAC_HandleTypeDef                              | 180 |
|    |        | 10.1.2    | DAC_ChannelConfTypeDef                         | 180 |
|    |        | 10.1.3    | DAC_TypeDef                                    | 181 |
|    | 10.2   | DAC Firm  | nware driver API description                   | 182 |



| Cont | ents   |           |                                                | UM1725 |
|------|--------|-----------|------------------------------------------------|--------|
|      |        | 10.2.1    | DAC Peripheral features                        | 182    |
|      |        | 10.2.2    | How to use this driver                         | 183    |
|      |        | 10.2.3    | Initialization and de-initialization functions | 184    |
|      |        | 10.2.4    | IO operation functions                         | 184    |
|      |        | 10.2.5    | Peripheral Control functions                   | 184    |
|      |        | 10.2.6    | Peripheral State and Errors functions          | 185    |
|      |        | 10.2.7    | Initialization and de-initialization functions | 185    |
|      |        | 10.2.8    | IO operation functions                         | 186    |
|      |        | 10.2.9    | Peripheral Control functions                   | 190    |
|      |        | 10.2.10   | Peripheral State and Errors functions          | 191    |
|      | 10.3   | DAC Firm  | ware driver defines                            | 192    |
|      |        | 10.3.1    | DAC                                            | 192    |
| 11   | HAL DA | C Extensi | on Driver                                      | 196    |
|      | 11.1   | DACEx Fi  | rmware driver API description                  | 196    |
|      |        | 11.1.1    | How to use this driver                         | 196    |
|      |        | 11.1.2    | Extended features functions                    | 196    |
|      |        | 11.1.3    | Extended features functions                    | 196    |
|      | 11.2   | DACEx Fi  | rmware driver defines                          | 199    |
|      |        | 11.2.1    | DACEx                                          | 199    |
| 12   | HAL DM | A Generio | Driver                                         | 203    |
|      | 12.1   | DMA Firm  | nware driver registers structures              | 203    |
|      |        | 12.1.1    | DMA_HandleTypeDef                              |        |
|      |        | 12.1.2    | DMA_InitTypeDef                                |        |
|      |        | 12.1.3    | DMA_Stream_TypeDef                             |        |
|      |        | 12.1.4    | DMA_TypeDef                                    | 205    |
|      | 12.2   | DMA Firm  | nware driver API description                   | 206    |
|      |        | 12.2.1    | How to use this driver                         | 206    |
|      |        | 12.2.2    | Initialization and de-initialization functions | 207    |
|      |        | 12.2.3    | IO operation functions                         | 207    |
|      |        | 12.2.4    | State and Errors functions                     | 208    |
|      |        | 12.2.5    | Initialization and de-initialization functions | 208    |
|      |        | 12.2.6    | I/O operation functions                        | 209    |
|      |        | 12.2.7    | Peripheral State functions                     | 211    |
|      | 12.3   | DMA Firm  | nware driver defines                           | 212    |
|      |        | 12.3.1    | DMA                                            | 212    |
| 13   | HAL DM | A Extensi | on Driver                                      | 220    |
|      | 13.1   |           | irmware driver API description                 |        |
|      |        |           | •                                              |        |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |        | 13.1.1    | How to use this driver                     | 220 |
|----|--------|-----------|--------------------------------------------|-----|
|    |        | 13.1.2    | Extended features functions                | 220 |
|    |        | 13.1.3    | Extended features functions                | 220 |
|    | 13.2   | DMAEx F   | irmware driver defines                     | 222 |
|    |        | 13.2.1    | DMAEx                                      | 222 |
| 14 | HAL DM | A2D Gene  | eric Driver                                | 223 |
|    | 14.1   | DMA2D F   | irmware driver registers structures        | 223 |
|    |        | 14.1.1    | DMA2D_HandleTypeDef                        | 223 |
|    |        | 14.1.2    | DMA2D_InitTypeDef                          | 223 |
|    |        | 14.1.3    | DMA2D_LayerCfgTypeDef                      | 224 |
|    |        | 14.1.4    | DMA2D_ColorTypeDef                         | 224 |
|    |        | 14.1.5    | DMA2D_CLUTCfgTypeDef                       | 225 |
|    |        | 14.1.6    | DMA2D_TypeDef                              | 225 |
|    | 14.2   | DMA2D F   | irmware driver API description             | 227 |
|    |        | 14.2.1    | How to use this driver                     | 227 |
|    |        | 14.2.2    | Initialization and Configuration functions | 228 |
|    |        | 14.2.3    | IO operation functions                     | 228 |
|    |        | 14.2.4    | Peripheral Control functions               | 229 |
|    |        | 14.2.5    | Peripheral State and Errors functions      | 229 |
|    |        | 14.2.6    | Initialization and Configuration functions | 229 |
|    |        | 14.2.7    | IO operation functions                     | 231 |
|    |        | 14.2.8    | Peripheral Control functions               | 235 |
|    |        | 14.2.9    | Peripheral State functions                 | 237 |
|    | 14.3   | DMA2D F   | irmware driver defines                     | 238 |
|    |        | 14.3.1    | DMA2D                                      | 238 |
| 15 | HAL DC | MI Generi | c Driver                                   | 243 |
|    | 15.1   | DCMI Firr | nware driver registers structures          | 243 |
|    |        | 15.1.1    | DCMI_HandleTypeDef                         | 243 |
|    |        | 15.1.2    | DCMI_InitTypeDef                           | 243 |
|    |        | 15.1.3    | DCMI_CodesInitTypeDef                      | 244 |
|    |        | 15.1.4    | DCMI_TypeDef                               | 245 |
|    | 15.2   | DCMI Firr | nware driver API description               | 246 |
|    |        | 15.2.1    | How to use this driver                     | 246 |
|    |        | 15.2.2    | Initialization and Configuration functions | 246 |
|    |        | 15.2.3    | IO operation functions                     | 247 |
|    |        | 15.2.4    | Peripheral Control functions               | 247 |
|    |        | 15.2.5    | Peripheral State and Errors functions      | 247 |
|    |        |           |                                            |     |



| Conte | ents    |           |                                                | UM1725 |
|-------|---------|-----------|------------------------------------------------|--------|
|       |         | 15.2.6    | Initialization and Configuration functions     | 247    |
|       |         | 15.2.7    | IO operation functions                         | 249    |
|       |         | 15.2.8    | Peripheral Control functions                   | 251    |
|       |         | 15.2.9    | Peripheral State functions                     | 253    |
|       | 15.3    | DCMI Firm | nware driver defines                           | 253    |
|       |         | 15.3.1    | DCMI                                           | 253    |
| 16    | HAL ETH | HERNET (  | Generic Driver                                 | 258    |
|       | 16.1    | ETH Firm  | ware driver registers structures               | 258    |
|       |         | 16.1.1    | ETH_HandleTypeDef                              | 258    |
|       |         | 16.1.2    | ETH_InitTypeDef                                | 258    |
|       |         | 16.1.3    | ETH_MACInitTypeDef                             | 259    |
|       |         | 16.1.4    | ETH_DMADescTypeDef                             | 262    |
|       |         | 16.1.5    | ETH_DMAInitTypeDef                             | 263    |
|       |         | 16.1.6    | ETH_DMARxFrameInfos                            | 264    |
|       |         | 16.1.7    | ETH_TypeDef                                    | 265    |
|       | 16.2    | ETH Firm  | ware driver API description                    | 267    |
|       |         | 16.2.1    | How to use this driver                         | 267    |
|       |         | 16.2.2    | Initialization and de-initialization functions | 268    |
|       |         | 16.2.3    | IO operation functions                         | 268    |
|       |         | 16.2.4    | Peripheral Control functions                   | 269    |
|       |         | 16.2.5    | Peripheral State functions                     | 269    |
|       |         | 16.2.6    | Initialization and de-initialization functions | 269    |
|       |         | 16.2.7    | IO operation functions                         | 271    |
|       |         | 16.2.8    | Peripheral Control functions                   | 275    |
|       |         | 16.2.9    | Peripheral State functions                     | 276    |
|       | 16.3    | ETH Firm  | ware driver defines                            | 277    |
|       |         | 16.3.1    | ETH                                            | 277    |
| 17    | HAL FLA | ASH Gene  | ric Driver                                     | 311    |
|       | 17.1    | FLASH Fi  | rmware driver registers structures             | 311    |
|       |         | 17.1.1    | FLASH_ProcessTypeDef                           | 311    |
|       |         | 17.1.2    | FLASH_TypeDef                                  | 311    |
|       | 17.2    | FLASH Fi  | rmware driver API description                  | 312    |
|       |         | 17.2.1    | FLASH peripheral features                      | 312    |
|       |         | 17.2.2    | How to use this driver                         | 312    |
|       |         | 17.2.3    | Programming operation functions                | 313    |
|       |         | 17.2.4    | Peripheral Control functions                   |        |
|       |         | 17.2.5    | Peripheral Errors functions                    | 313    |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |         | 17.2.6    | Programming operation functions                | 313 |
|----|---------|-----------|------------------------------------------------|-----|
|    |         | 17.2.7    | Peripheral Control functions                   | 315 |
|    |         | 17.2.8    | Peripheral State and Errors functions          | 317 |
|    | 17.3    | FLASH F   | irmware driver defines                         | 318 |
|    |         | 17.3.1    | FLASH                                          | 318 |
| 18 | HAL FLA | ASH Exter | nsion Driver                                   | 323 |
|    | 18.1    | FLASHEX   | Firmware driver registers structures           | 323 |
|    |         | 18.1.1    | FLASH_EraseInitTypeDef                         |     |
|    |         | 18.1.2    | FLASH_OBProgramInitTypeDef                     | 323 |
|    |         | 18.1.3    | FLASH_AdvOBProgramInitTypeDef                  | 324 |
|    | 18.2    | FLASHEX   | Firmware driver API description                | 325 |
|    |         | 18.2.1    | Flash Extension features                       | 325 |
|    |         | 18.2.2    | How to use this driver                         | 325 |
|    |         | 18.2.3    | Extended programming operation functions       | 326 |
|    |         | 18.2.4    | Extended IO operation functions                | 326 |
|    | 18.3    | FLASHEX   | Firmware driver defines                        | 330 |
|    |         | 18.3.1    | FLASHEx                                        | 330 |
| 19 | HAL GP  | IO Generi | c Driver                                       | 340 |
|    | 19.1    | GPIO Firr | nware driver registers structures              | 340 |
|    |         | 19.1.1    | GPIO_InitTypeDef                               | 340 |
|    |         | 19.1.2    | GPIO_TypeDef                                   | 340 |
|    | 19.2    | GPIO Firr | nware driver API description                   | 341 |
|    |         | 19.2.1    | GPIO Peripheral features                       | 341 |
|    |         | 19.2.2    | How to use this driver                         | 342 |
|    |         | 19.2.3    | Initialization and de-initialization functions | 342 |
|    |         | 19.2.4    | IO operation functions                         | 342 |
|    |         | 19.2.5    | Initialization and de-initialization functions | 343 |
|    |         | 19.2.6    | IO operation functions                         | 344 |
|    | 19.3    | GPIO Firr | mware driver defines                           | 346 |
|    |         | 19.3.1    | GPIO                                           | 346 |
| 20 | HAL HAS | SH Gener  | ic Driver                                      | 354 |
|    | 20.1    | HASH Fir  | mware driver registers structures              | 354 |
|    |         | 20.1.1    | HASH_HandleTypeDef                             | 354 |
|    |         | 20.1.2    | HASH_InitTypeDef                               | 355 |
|    |         | 20.1.3    | HASH_DIGEST_TypeDef                            | 355 |
|    |         | 20.1.4    | HASH_TypeDef                                   | 355 |
|    |         |           |                                                |     |



| Conte | ents    |           |                                                       | UM1725 |
|-------|---------|-----------|-------------------------------------------------------|--------|
|       | 20.2    | HASH Firr | mware driver API description                          | 356    |
|       |         | 20.2.1    | How to use this driver                                | 356    |
|       |         | 20.2.2    | Initialization and de-initialization functions        | 357    |
|       |         | 20.2.3    | HASH processing using polling mode functions          | 357    |
|       |         | 20.2.4    | HASH processing using interrupt mode functions        | 358    |
|       |         | 20.2.5    | HASH processing using DMA mode functions              | 358    |
|       |         | 20.2.6    | HMAC processing using polling mode functions          | 358    |
|       |         | 20.2.7    | HMAC processing using DMA mode functions              | 358    |
|       |         | 20.2.8    | Peripheral State functions                            | 358    |
|       |         | 20.2.9    | Initialization and de-initialization functions        | 359    |
|       |         | 20.2.10   | HASH processing functions using polling mode          | 361    |
|       |         | 20.2.11   | HASH processing functions using interrupt mode        | 363    |
|       |         | 20.2.12   | HASH processing functions using DMA mode              | 364    |
|       |         | 20.2.13   | HASH-MAC (HMAC) processing functions using polling mo | de 366 |
|       |         | 20.2.14   | HASH-MAC (HMAC) processing functions using DMA mode   | э 367  |
|       |         | 20.2.15   | Peripheral State functions                            | 368    |
|       | 20.3    | HASH Firr | nware driver defines                                  | 369    |
|       |         | 20.3.1    | HASH                                                  | 369    |
| 21    | HAL HAS | SH Extens | sion Driver                                           | 371    |
|       | 21.1    | HASHEx I  | Firmware driver API description                       | 371    |
|       |         | 21.1.1    | How to use this driver                                |        |
|       |         | 21.1.2    | HASH processing using polling mode functions          | 372    |
|       |         | 21.1.3    | HMAC processing using polling mode functions          |        |
|       |         | 21.1.4    | HASH processing using interrupt functions             | 372    |
|       |         | 21.1.5    | HASH processing using DMA functions                   | 372    |
|       |         | 21.1.6    | HMAC processing using DMA functions                   | 373    |
|       |         | 21.1.7    | HASH processing functions                             | 373    |
|       |         | 21.1.8    | HMAC processing functions using polling mode          | 375    |
|       |         | 21.1.9    | HASH processing functions using interrupt mode        | 376    |
|       |         | 21.1.10   | HASH processing functions using DMA mode              | 377    |
|       |         | 21.1.11   | HMAC processing functions using DMA mode              | 379    |
|       | 21.2    | HASHEx I  | Firmware driver defines                               | 380    |
|       |         | 21.2.1    | HASHEx                                                | 380    |
| 22    | HAL HC  | ) Generic | Driver                                                | 381    |
|       | 22.1    | HCD Firm  | ware driver registers structures                      | 381    |
|       |         | 22.1.1    | HCD_HandleTypeDef                                     |        |
|       | 22.2    | HCD Firm  | ware driver API description                           | 381    |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |         | 22.2.1    | How to use this driver                         | 381 |
|----|---------|-----------|------------------------------------------------|-----|
|    |         | 22.2.2    | Initialization and de-initialization functions | 382 |
|    |         | 22.2.3    | IO operation functions                         | 382 |
|    |         | 22.2.4    | Peripheral Control functions                   | 382 |
|    |         | 22.2.5    | Peripheral State functions                     | 382 |
|    |         | 22.2.6    | Initialization and de-initialization functions | 383 |
|    |         | 22.2.7    | IO operation functions                         | 385 |
|    |         | 22.2.8    | Peripheral Control functions                   | 387 |
|    |         | 22.2.9    | Peripheral State functions                     | 388 |
|    | 22.3    | HCD Firm  | nware driver defines                           | 391 |
|    |         | 22.3.1    | HCD                                            | 391 |
| 23 | HAL I2C | Generic   | Driver                                         | 392 |
|    | 23.1    | I2C Firmv | vare driver registers structures               | 392 |
|    |         | 23.1.1    | I2C_HandleTypeDef                              |     |
|    |         | 23.1.2    | I2C_InitTypeDef                                |     |
|    |         | 23.1.3    | I2C_TypeDef                                    | 393 |
|    | 23.2    | I2C Firmv | vare driver API description                    | 394 |
|    |         | 23.2.1    | How to use this driver                         | 394 |
|    |         | 23.2.2    | Initialization and de-initialization functions | 397 |
|    |         | 23.2.3    | IO operation functions                         | 397 |
|    |         | 23.2.4    | Peripheral State and Errors functions          | 399 |
|    |         | 23.2.5    | Initialization and de-initialization functions | 399 |
|    |         | 23.2.6    | IO operation functions                         | 400 |
|    |         | 23.2.7    | Peripheral State and Errors functions          | 412 |
|    | 23.3    | I2C Firmv | vare driver defines                            | 413 |
|    |         | 23.3.1    | I2C                                            | 413 |
| 24 | HAL I2C | Extensio  | n Driver                                       | 417 |
|    | 24.1    | I2CEx Fir | mware driver API description                   | 417 |
|    |         | 24.1.1    | I2C peripheral extension features              | 417 |
|    |         | 24.1.2    | How to use this driver                         | 417 |
|    |         | 24.1.3    | Extension features functions                   | 417 |
|    |         | 24.1.4    | Extension features functions                   | 417 |
|    | 24.2    | I2CEx Fir | mware driver defines                           | 418 |
|    |         | 24.2.1    | I2CEx                                          | 418 |
| 25 | HAL I2S | Generic   | Driver                                         | 419 |
|    | 25.1    |           | vare driver registers structures               |     |
|    |         | 25.1.1    | I2S_HandleTypeDef                              |     |
|    |         | _0        |                                                |     |



| Contents                                              | UM1725     |
|-------------------------------------------------------|------------|
| 25.1.2 I2S_InitTypeDef                                | 419        |
| 25.1.3 SPI_TypeDef                                    | 420        |
| 25.2 I2S Firmware driver API description              | 421        |
| 25.2.1 How to use this driver                         | 421        |
| 25.2.2 Initialization and de-initialization functions | s 423      |
| 25.2.3 IO operation functions                         | 423        |
| 25.2.4 Peripheral State and Errors functions          | 424        |
| 25.2.5 Initialization and de-initialization functions | s 424      |
| 25.2.6 IO operation functions                         | 426        |
| 25.2.7 Peripheral State and Errors functions          | 432        |
| 25.3 I2S Firmware driver defines                      | 433        |
| 25.3.1 I2S                                            | 433        |
| 26 HAL I2S Extension Driver                           | 438        |
| 26.1 I2SEx Firmware driver API description            | 438        |
| 26.1.1 I2S Extension features                         | 438        |
| 26.1.2 How to use this driver                         | 438        |
| 26.1.3 Extension features Functions                   | 439        |
| 26.1.4 Extension features functions                   | 439        |
| 26.2 I2SEx Firmware driver defines                    | 441        |
| 26.2.1 I2SEx                                          | 441        |
| 27 HAL IRDA Generic Driver                            | 442        |
| 27.1 IRDA Firmware driver registers structures        | 442        |
| 27.1.1 IRDA_HandleTypeDef                             |            |
| 27.1.2 IRDA_InitTypeDef                               | 442        |
| 27.1.3 USART_TypeDef                                  | 443        |
| 27.2 IRDA Firmware driver API description             | 444        |
| 27.2.1 How to use this driver                         | 444        |
| 27.2.2 Initialization and Configuration functions.    | 445        |
| 27.2.3 IO operation functions                         | 446        |
| 27.2.4 Peripheral State and Errors functions          | 446        |
| 27.2.5 IrDA Initialization and de-initialization fun  | ctions 447 |
| 27.2.6 IO operation functions                         | 448        |
| 27.2.7 Peripheral State and Errors functions          | 452        |
| 27.3 IRDA Firmware driver defines                     | 453        |
| 27.3.1 IRDA                                           | 453        |
| 28 HAL IWDG Generic Driver                            | 456        |
| 28.1 IWDG Firmware driver registers structures        |            |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |         | 28.1.1    | IWDG_HandleTypeDef                             | 456 |
|----|---------|-----------|------------------------------------------------|-----|
|    |         | 28.1.2    | IWDG_InitTypeDef                               | 456 |
|    |         | 28.1.3    | IWDG_TypeDef                                   | 457 |
|    | 28.2    | IWDG Fir  | mware driver API description                   | 457 |
|    |         | 28.2.1    | IWDG Generic features                          | 457 |
|    |         | 28.2.2    | How to use this driver                         | 458 |
|    |         | 28.2.3    | Initialization and de-initialization functions | 458 |
|    |         | 28.2.4    | IO operation functions                         | 458 |
|    |         | 28.2.5    | Peripheral State functions                     | 458 |
|    |         | 28.2.6    | Initialization and de-initialization functions | 459 |
|    |         | 28.2.7    | IO operation functions                         | 459 |
|    |         | 28.2.8    | Peripheral State functions                     | 460 |
|    | 28.3    | IWDG Fir  | mware driver defines                           | 461 |
|    |         | 28.3.1    | IWDG                                           | 461 |
| 29 | HAL LTD | OC Generi | ic Driver                                      | 463 |
|    | 29.1    | LTDC Fire | mware driver registers structures              | 463 |
|    |         | 29.1.1    | LTDC_HandleTypeDef                             | 463 |
|    |         | 29.1.2    | LTDC_InitTypeDef                               | 463 |
|    |         | 29.1.3    | LTDC_ColorTypeDef                              | 464 |
|    |         | 29.1.4    | LTDC_LayerCfgTypeDef                           | 465 |
|    |         | 29.1.5    | LTDC_Layer_TypeDef                             | 466 |
|    |         | 29.1.6    | LTDC_TypeDef                                   | 467 |
|    | 29.2    | LTDC Fire | mware driver API description                   | 469 |
|    |         | 29.2.1    | How to use this driver                         | 469 |
|    |         | 29.2.2    | Initialization and Configuration functions     | 469 |
|    |         | 29.2.3    | IO operation functions                         | 470 |
|    |         | 29.2.4    | Peripheral Control functions                   | 470 |
|    |         | 29.2.5    | Peripheral State and Errors functions          | 470 |
|    |         | 29.2.6    | Initialization and Configuration functions     | 471 |
|    |         | 29.2.7    | IO operation functions                         | 472 |
|    |         | 29.2.8    | Peripheral Control functions                   | 473 |
|    |         | 29.2.9    | Peripheral State and Errors functions          | 479 |
|    | 29.3    | LTDC Fire | mware driver defines                           | 480 |
|    |         | 29.3.1    | LTDC                                           | 480 |
| 30 | HAL NAI | ND Gener  | ic Driver                                      | 484 |
|    | 30.1    | NAND Fir  | mware driver registers structures              | 484 |
|    |         | 30.1.1    | NAND_HandleTypeDef                             |     |
|    |         |           |                                                |     |



| Conte | ents   |           |                                                     | UM1725 |
|-------|--------|-----------|-----------------------------------------------------|--------|
|       |        | 30.1.2    | NAND_AddressTypedef                                 | 484    |
|       |        | 30.1.3    | NAND_IDTypeDef                                      | 485    |
|       | 30.2   | NAND Fir  | mware driver API description                        | 485    |
|       |        | 30.2.1    | How to use this driver                              | 485    |
|       |        | 30.2.2    | NAND Initialization and de-initialization functions | 486    |
|       |        | 30.2.3    | NAND Input and Output functions                     | 486    |
|       |        | 30.2.4    | NAND Control functions                              | 486    |
|       |        | 30.2.5    | NAND State functions                                | 486    |
|       |        | 30.2.6    | Initialization and de-initialization functions      | 487    |
|       |        | 30.2.7    | Input and Output functions                          | 489    |
|       |        | 30.2.8    | Control functions                                   | 493    |
|       |        | 30.2.9    | State functions                                     | 494    |
|       | 30.3   | NAND Fir  | mware driver defines                                | 494    |
|       |        | 30.3.1    | NAND                                                | 494    |
| 31    | HAL NO | R Generic | Driver                                              | 496    |
|       | 31.1   | NOR Firm  | nware driver registers structures                   | 496    |
|       |        | 31.1.1    | NOR_HandleTypeDef                                   |        |
|       |        | 31.1.2    | NOR_CFITypeDef                                      |        |
|       |        | 31.1.3    | NOR_IDTypeDef                                       |        |
|       | 31.2   | NOR Firm  | nware driver API description                        |        |
|       |        | 31.2.1    | How to use this driver                              |        |
|       |        | 31.2.2    | NOR Initialization and de_initialization functions  | 498    |
|       |        | 31.2.3    | NOR Input and Output functions                      |        |
|       |        | 31.2.4    | NOR Control functions                               | 498    |
|       |        | 31.2.5    | NOR State functions                                 | 498    |
|       |        | 31.2.6    | Initialization and de-initialization functions      | 499    |
|       |        | 31.2.7    | Input and Output functions                          | 500    |
|       |        | 31.2.8    | Control functions                                   | 504    |
|       |        | 31.2.9    | State functions                                     | 505    |
|       | 31.3   | NOR Firm  | nware driver defines                                | 506    |
|       |        | 31.3.1    | NOR                                                 | 506    |
| 32    | HAL PC | CARD Ge   | neric Driver                                        | 508    |
| -     | 32.1   |           | Firmware driver registers structures                |        |
|       | 02.1   | 32.1.1    | PCCARD_HandleTypeDef                                |        |
|       | 32.2   |           | Firmware driver API description                     |        |
|       | 32.2   |           | ·                                                   |        |
|       |        | 32.2.1    | How to use this driver                              | 508    |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |               | 32.2.3    | PCCARD Input and Output functions              | 509 |
|----|---------------|-----------|------------------------------------------------|-----|
|    |               | 32.2.4    | PCCARD State functions                         | 509 |
|    |               | 32.2.5    | Initialization and de-initialization functions | 509 |
|    |               | 32.2.6    | Input and Output functions                     | 511 |
|    |               | 32.2.7    | State functions                                | 514 |
|    | 32.3          | PCCARD    | Firmware driver defines                        | 515 |
|    |               | 32.3.1    | PCCARD                                         | 515 |
| 33 | HAL PC        | ) Generic | Driver                                         | 518 |
|    | 33.1          | PCD Firm  | ware driver registers structures               | 518 |
|    |               | 33.1.1    | PCD_HandleTypeDef                              | 518 |
|    | 33.2          | PCD Firm  | ware driver API description                    | 518 |
|    |               | 33.2.1    | How to use this driver                         | 518 |
|    |               | 33.2.2    | Initialization and de-initialization functions | 519 |
|    |               | 33.2.3    | IO operation functions                         | 519 |
|    |               | 33.2.4    | Peripheral Control functions                   | 519 |
|    |               | 33.2.5    | Peripheral State functions                     | 520 |
|    |               | 33.2.6    | Initialization and de-initialization functions | 520 |
|    |               | 33.2.7    | IO operation functions                         | 521 |
|    |               | 33.2.8    | Peripheral Control functions                   | 526 |
|    |               | 33.2.9    | Peripheral State functions                     | 531 |
|    | 33.3          | PCD Firm  | ware driver defines                            | 532 |
|    |               | 33.3.1    | PCD                                            | 532 |
| 34 | <b>HAL PW</b> | R Generic | Driver                                         | 535 |
|    | 34.1          | PWR Firn  | nware driver registers structures              | 535 |
|    |               | 34.1.1    | PWR_PVDTypeDef                                 | 535 |
|    |               | 34.1.2    | PWR_TypeDef                                    | 535 |
|    | 34.2          | PWR Firn  | nware driver API description                   | 535 |
|    |               | 34.2.1    | Initialization and de-initialization functions | 535 |
|    |               | 34.2.2    | Peripheral Control functions                   | 536 |
|    |               | 34.2.3    | Initialization and de-initialization functions | 538 |
|    |               | 34.2.4    | Peripheral Control functions                   | 539 |
|    | 34.3          | PWR Firn  | nware driver defines                           | 543 |
|    |               | 34.3.1    | PWR                                            | 543 |
| 35 | HAL PW        | R Extens  | ion Driver                                     | 546 |
|    | 35.1          | PWREx F   | irmware driver API description                 | 546 |
|    |               | 35.1.1    | Peripheral extended features functions         |     |
|    |               |           |                                                |     |



Contents UM1725

|    |         | 35.1.2    | Peripheral Extended features functions         | 547 |
|----|---------|-----------|------------------------------------------------|-----|
|    | 35.2    | PWREx F   | irmware driver defines                         | 549 |
|    |         | 35.2.1    | PWREx                                          | 549 |
| 36 | HAL RC  | C Generic | Driver                                         | 551 |
|    | 36.1    | RCC Firm  | ware driver registers structures               | 551 |
|    |         | 36.1.1    | RCC PLLInitTypeDef                             |     |
|    |         | 36.1.2    | RCC_ClkInitTypeDef                             | 551 |
|    |         | 36.1.3    | RCC_OscInitTypeDef                             | 552 |
|    | 36.2    | RCC Firm  | ware driver API description                    | 553 |
|    |         | 36.2.1    | RCC specific features                          | 553 |
|    |         | 36.2.2    | Initialization and de-initialization functions | 553 |
|    |         | 36.2.3    | Peripheral Control functions                   | 554 |
|    |         | 36.2.4    | Initialization and de-initialization functions | 555 |
|    |         | 36.2.5    | Peripheral Control functions                   | 556 |
|    | 36.3    | RCC Firm  | ware driver defines                            | 561 |
|    |         | 36.3.1    | RCC                                            | 561 |
| 37 | HAL RC  | C Extensi | on Driver                                      | 575 |
|    | 37.1    | RCCEx Fi  | irmware driver registers structures            | 575 |
|    |         | 37.1.1    | RCC_PLLI2SInitTypeDef                          |     |
|    |         | 37.1.2    | RCC_PLLSAIInitTypeDef                          | 575 |
|    |         | 37.1.3    | RCC_PeriphCLKInitTypeDef                       | 576 |
|    | 37.2    | RCCEx F   | irmware driver API description                 | 577 |
|    |         | 37.2.1    | Extended Peripheral Control functions          | 577 |
|    |         | 37.2.2    | Extended Peripheral Control functions          | 577 |
|    | 37.3    | RCCEx F   | irmware driver defines                         | 578 |
|    |         | 37.3.1    | RCCEx                                          | 578 |
| 38 | HAL RNO | G Generic | Driver                                         | 581 |
|    | 38.1    | RNG Firm  | nware driver registers structures              | 581 |
|    |         | 38.1.1    | RNG_HandleTypeDef                              |     |
|    |         | 38.1.2    | RNG_TypeDef                                    | 581 |
|    | 38.2    | RNG Firm  | nware driver API description                   | 582 |
|    |         | 38.2.1    | How to use this driver                         | 582 |
|    |         | 38.2.2    | Initialization and de-initialization functions | 582 |
|    |         | 38.2.3    | Peripheral Control functions                   | 582 |
|    |         | 38.2.4    | Peripheral State functions                     | 582 |
|    |         | 38.2.5    | Initialization and de-initialization functions | 582 |
|    |         | 38.2.6    | Peripheral Control functions                   | 584 |

UM1725 Contents

|    |         | 38.2.7    | Peripheral State functions                     | 586 |
|----|---------|-----------|------------------------------------------------|-----|
|    | 38.3    | RNG Firm  | ware driver defines                            | 586 |
|    |         | 38.3.1    | RNG                                            | 586 |
| 39 | HAL RTC | Generic   | Driver                                         | 588 |
|    | 39.1    |           | ware driver registers structures               |     |
|    |         | 39.1.1    | RTC_HandleTypeDef                              |     |
|    |         | 39.1.2    | RTC_InitTypeDef                                |     |
|    |         | 39.1.3    | RTC_DateTypeDef                                |     |
|    |         | 39.1.4    | RTC_TimeTypeDef                                |     |
|    |         | 39.1.5    | RTC_AlarmTypeDef                               |     |
|    |         | 39.1.6    | RTC_TypeDef                                    | 591 |
|    | 39.2    | RTC Firm  | ware driver API description                    | 593 |
|    |         | 39.2.1    | Backup Domain Operating Condition              | 594 |
|    |         | 39.2.2    | Backup Domain Reset                            | 594 |
|    |         | 39.2.3    | Backup Domain Access                           | 594 |
|    |         | 39.2.4    | How to use this driver                         | 595 |
|    |         | 39.2.5    | RTC and low power modes                        | 595 |
|    |         | 39.2.6    | Initialization and de-initialization functions | 595 |
|    |         | 39.2.7    | RTC Time and Date functions                    | 596 |
|    |         | 39.2.8    | RTC Alarm functions                            | 596 |
|    |         | 39.2.9    | Peripheral Control functions                   | 596 |
|    |         | 39.2.10   | Peripheral State functions                     | 596 |
|    |         | 39.2.11   | Initialization and de-initialization functions | 597 |
|    |         | 39.2.12   | RTC Time and Date functions                    | 598 |
|    |         | 39.2.13   | RTC Alarm functions                            | 600 |
|    |         | 39.2.14   | Peripheral Control functions                   | 603 |
|    |         | 39.2.15   | Peripheral State functions                     |     |
|    | 39.3    | RTC Firm  | ware driver defines                            | 605 |
|    |         | 39.3.1    | RTC                                            | 605 |
| 40 | HAL RTC | Extension | on Driver                                      | 614 |
|    | 40.1    | RTCEx Fi  | rmware driver registers structures             | 614 |
|    |         | 40.1.1    | RTC_TamperTypeDef                              | 614 |
|    | 40.2    | RTCEx Fi  | rmware driver API description                  | 615 |
|    |         | 40.2.1    | How to use this driver                         | 615 |
|    |         | 40.2.2    | RTC TimeStamp and Tamper functions             | 616 |
|    |         | 40.2.3    | RTC Wake-up functions                          | 616 |
|    |         | 40.2.4    | Extension Peripheral Control functions         | 616 |
|    |         |           |                                                |     |



| Cont | ents    |           |                                                          | UM1725 |
|------|---------|-----------|----------------------------------------------------------|--------|
|      |         | 40.2.5    | Extended features functions                              | 617    |
|      |         | 40.2.6    | RTC TimeStamp and Tamper functions                       | 617    |
|      |         | 40.2.7    | RTC Wake-up functions                                    | 623    |
|      |         | 40.2.8    | Extension Peripheral Control functions                   | 625    |
|      |         | 40.2.9    | Extended features functions                              | 631    |
|      | 40.3    | RTCEx Fi  | rmware driver defines                                    | 631    |
|      |         | 40.3.1    | RTCEx                                                    | 631    |
| 41   | HAL SAI | Generic   | Driver                                                   | 639    |
|      | 41.1    | SAI Firmv | vare driver registers structures                         | 639    |
|      |         | 41.1.1    | SAI_HandleTypeDef                                        | 639    |
|      |         | 41.1.2    | SAI_InitTypeDef                                          | 640    |
|      |         | 41.1.3    | SAI_FrameInitTypeDef                                     | 641    |
|      |         | 41.1.4    | SAI_SlotInitTypeDef                                      | 642    |
|      |         | 41.1.5    | SAI_Block_TypeDef                                        | 642    |
|      |         | 41.1.6    | SAI_TypeDef                                              | 643    |
|      | 41.2    | SAI Firmv | vare driver API description                              | 643    |
|      |         | 41.2.1    | How to use this driver                                   | 643    |
|      |         | 41.2.2    | Initialization and de-initialization functions           | 645    |
|      |         | 41.2.3    | IO operation functions                                   | 646    |
|      |         | 41.2.4    | Peripheral State and Errors functions                    | 646    |
|      |         | 41.2.5    | Initialization and de-initialization functions           | 647    |
|      |         | 41.2.6    | IO operation functions                                   | 648    |
|      |         | 41.2.7    | Peripheral State functions                               | 654    |
|      | 41.3    | SAI Firmv | vare driver defines                                      | 654    |
|      |         | 41.3.1    | SAI                                                      | 654    |
| 42   | HAL SM  | ARTCARI   | O Generic Driver                                         | 664    |
|      | 42.1    | SMARTC    | ARD Firmware driver registers structures                 | 664    |
|      |         | 42.1.1    | SMARTCARD_HandleTypeDef                                  | 664    |
|      |         | 42.1.2    | SMARTCARD_InitTypeDef                                    | 664    |
|      |         | 42.1.3    | USART_TypeDef                                            | 666    |
|      | 42.2    | SMARTC    | ARD Firmware driver API description                      | 666    |
|      |         | 42.2.1    | How to use this driver                                   | 666    |
|      |         | 42.2.2    | Initialization and Configuration functions               | 668    |
|      |         | 42.2.3    | IO operation functions                                   | 669    |
|      |         | 42.2.4    | Peripheral State and Errors functions                    | 670    |
|      |         | 42.2.5    | SmartCard Initialization and de-initialization functions | 670    |
|      |         | 42.2.6    | IO operation functions                                   | 672    |

UM1725 Contents

| 0  |         |          |                                                      | OUITOITE |
|----|---------|----------|------------------------------------------------------|----------|
|    |         | 42.2.7   | Peripheral State and Errors functions                | 676      |
|    | 42.3    | SMARTC   | ARD Firmware driver defines                          | 676      |
|    |         | 42.3.1   | SMARTCARD                                            | 676      |
| 43 | HAL SR  | AM Gene  | ric Driver                                           | 681      |
|    | 43.1    | SRAM Fi  | rmware driver registers structures                   | 681      |
|    |         | 43.1.1   | SRAM_HandleTypeDef                                   |          |
|    | 43.2    | SRAM Fi  | rmware driver API description                        |          |
|    |         | 43.2.1   | How to use this driver                               |          |
|    |         | 43.2.2   | SRAM Initialization and de_initialization functions  | 682      |
|    |         | 43.2.3   | SRAM Input and Output functions                      | 682      |
|    |         | 43.2.4   | SRAM Control functions                               | 683      |
|    |         | 43.2.5   | SRAM State functions                                 | 683      |
|    |         | 43.2.6   | Initialization and de-initialization functions       | 683      |
|    |         | 43.2.7   | Input and Output functions                           | 685      |
|    |         | 43.2.8   | Control functions                                    | 688      |
|    |         | 43.2.9   | State functions                                      | 689      |
|    | 43.3    | SRAM Fi  | rmware driver defines                                | 690      |
|    |         | 43.3.1   | SRAM                                                 | 690      |
| 44 | HAL SDI | RAM Gen  | eric Driver                                          | 691      |
|    | 44.1    | SDRAM F  | Firmware driver registers structures                 | 691      |
|    |         | 44.1.1   | SDRAM_HandleTypeDef                                  |          |
|    | 44.2    | SDRAM F  | Firmware driver API description                      | 691      |
|    |         | 44.2.1   | How to use this driver                               |          |
|    |         | 44.2.2   | SDRAM Initialization and de_initialization functions | 692      |
|    |         | 44.2.3   | SDRAM Input and Output functions                     |          |
|    |         | 44.2.4   | SDRAM Control functions                              | 692      |
|    |         | 44.2.5   | SDRAM State functions                                | 693      |
|    |         | 44.2.6   | Initialization and de-initialization functions       | 693      |
|    |         | 44.2.7   | Input and Output functions                           | 696      |
|    |         | 44.2.8   | Control functions                                    | 699      |
|    |         | 44.2.9   | State functions                                      | 702      |
|    | 44.3    | SDRAM F  | Firmware driver defines                              | 702      |
|    |         | 44.3.1   | SDRAM                                                | 702      |
| 45 | HAL SPI | Generic  | Driver                                               | 703      |
|    | 45.1    | SPI Firm | ware driver registers structures                     | 703      |
|    |         | 45.1.1   | SPI_HandleTypeDef                                    |          |
|    |         |          |                                                      |          |



| Cont | ents    |           |                                                | UM1725 |
|------|---------|-----------|------------------------------------------------|--------|
|      |         | 45.1.2    | SPI_InitTypeDef                                |        |
|      |         | 45.1.3    | SPI_TypeDef                                    | 705    |
|      | 45.2    | SPI Firmw | are driver API description                     | 705    |
|      |         | 45.2.1    | How to use this driver                         | 705    |
|      |         | 45.2.2    | Initialization and de-initialization functions | 706    |
|      |         | 45.2.3    | IO operation functions                         | 706    |
|      |         | 45.2.4    | Peripheral State and Errors functions          | 707    |
|      |         | 45.2.5    | Initialization and de-initialization functions | 708    |
|      |         | 45.2.6    | IO operation functions                         | 709    |
|      |         | 45.2.7    | Peripheral State and Errors functions          | 714    |
|      | 45.3    | SPI Firmw | vare driver defines                            | 715    |
|      |         | 45.3.1    | SPI                                            | 715    |
| 46   | HAL TIM | Generic   | Driver                                         | 720    |
|      | 46.1    | TIM Firmv | vare driver registers structures               | 720    |
|      |         | 46.1.1    | TIM_HandleTypeDef                              |        |
|      |         | 46.1.2    | TIM_Base_InitTypeDef                           | 720    |
|      |         | 46.1.3    | TIM_OC_InitTypeDef                             | 721    |
|      |         | 46.1.4    | TIM_IC_InitTypeDef                             | 722    |
|      |         | 46.1.5    | TIM_OnePulse_InitTypeDef                       | 722    |
|      |         | 46.1.6    | TIM_ClockConfigTypeDef                         | 723    |
|      |         | 46.1.7    | TIM_ClearInputConfigTypeDef                    | 724    |
|      |         | 46.1.8    | TIM_SlaveConfigTypeDef                         | 724    |
|      |         | 46.1.9    | TIM_Encoder_InitTypeDef                        | 725    |
|      |         | 46.1.10   | TIM_TypeDef                                    | 726    |
|      | 46.2    | TIM Firmv | vare driver API description                    | 727    |
|      |         | 46.2.1    | TIMER Generic features                         | 727    |
|      |         | 46.2.2    | How to use this driver                         | 728    |
|      |         | 46.2.3    | Time Base functions                            | 729    |
|      |         | 46.2.4    | Peripheral State functions                     | 729    |
|      |         | 46.2.5    | Time Output Compare functions                  | 729    |
|      |         | 46.2.6    | Time PWM functions                             | 730    |
|      |         | 46.2.7    | Time Input Capture functions                   | 730    |
|      |         | 46.2.8    | Time One Pulse functions                       | 731    |
|      |         | 46.2.9    | Time Encoder functions                         | 731    |
|      |         | 46.2.10   | IRQ handler management                         | 731    |
|      |         | 46.2.11   | Peripheral Control functions                   | 732    |
|      |         | 46.2.12   | TIM Callbacks functions                        | 732    |
|      |         | 46 2 13   | Time Base functions                            | 732    |

| UM1725 | Contents |
|--------|----------|
|        |          |

|    |         | 46.2.14    | Peripheral State functions                   | 736 |
|----|---------|------------|----------------------------------------------|-----|
|    |         | 46.2.15    | Time Output Compare functions                | 738 |
|    |         | 46.2.16    | Time PWM functions                           | 742 |
|    |         | 46.2.17    | Time Input Capture functions                 | 747 |
|    |         | 46.2.18    | Time One Pulse functions                     | 751 |
|    |         | 46.2.19    | Time Encoder functions                       | 754 |
|    |         | 46.2.20    | TIM IRQ handler management                   | 758 |
|    |         | 46.2.21    | Peripheral Control functions                 | 759 |
|    |         | 46.2.22    | TIM Callbacks functions                      | 767 |
|    | 46.3    | TIM Firmw  | vare driver defines                          | 769 |
|    |         | 46.3.1     | TIM                                          | 769 |
| 47 | HAL TIM | Extensio   | n Driver                                     | 786 |
|    | 47.1    | TIMEx Fire | mware driver registers structures            | 786 |
|    |         | 47.1.1     | TIM_MasterConfigTypeDef                      | 786 |
|    |         | 47.1.2     | TIM_HallSensor_InitTypeDef                   | 786 |
|    |         | 47.1.3     | TIM_BreakDeadTimeConfigTypeDef               | 787 |
|    | 47.2    | TIMEx Fire | mware driver API description                 | 787 |
|    |         | 47.2.1     | TIMER Extended features                      | 787 |
|    |         | 47.2.2     | How to use this driver                       | 788 |
|    |         | 47.2.3     | Timer Hall Sensor functions                  | 788 |
|    |         | 47.2.4     | Timer Complementary Output Compare functions | 789 |
|    |         | 47.2.5     | Timer Complementary PWM functions            | 789 |
|    |         | 47.2.6     | Timer Complementary One Pulse functions      | 790 |
|    |         | 47.2.7     | Peripheral Control functions                 | 790 |
|    |         | 47.2.8     | Extension Callbacks functions                | 790 |
|    |         | 47.2.9     | Extension Peripheral State functions         | 790 |
|    |         | 47.2.10    | Timer Hall Sensor functions                  | 791 |
|    |         | 47.2.11    | Timer Complementary Output Compare functions | 794 |
|    |         | 47.2.12    | Timer Complementary PWM functions            | 797 |
|    |         | 47.2.13    | Timer Complementary One Pulse functions      | 800 |
|    |         | 47.2.14    | Peripheral Control functions                 | 801 |
|    |         | 47.2.15    | Extension Callbacks functions                | 805 |
|    |         | 47.2.16    | Extension Peripheral State functions         | 806 |
|    | 47.3    | TIMEx Fire | mware driver defines                         | 806 |
|    |         | 47.3.1     | TIMEx                                        | 806 |
| 48 | HAL UA  | RT Generi  | c Driver                                     | 811 |
|    | 48.1    | UART Firr  | nware driver registers structures            | 811 |



| Conte | ents   |           |                                                      | UM1725 |
|-------|--------|-----------|------------------------------------------------------|--------|
|       |        | 48.1.1    | UART_HandleTypeDef                                   | 811    |
|       |        | 48.1.2    | UART_InitTypeDef                                     | 811    |
|       |        | 48.1.3    | USART_TypeDef                                        | 812    |
|       | 48.2   | UART Fire | mware driver API description                         | 813    |
|       |        | 48.2.1    | How to use this driver                               | 813    |
|       |        | 48.2.2    | Initialization and Configuration functions           | 815    |
|       |        | 48.2.3    | IO operation functions                               | 816    |
|       |        | 48.2.4    | Peripheral Control functions                         | 817    |
|       |        | 48.2.5    | Peripheral State and Errors functions                | 817    |
|       |        | 48.2.6    | Initialization and de-initialization functions       | 817    |
|       |        | 48.2.7    | IO operation functions                               | 820    |
|       |        | 48.2.8    | Peripheral Control functions                         | 826    |
|       |        | 48.2.9    | Peripheral State and Errors functions                | 828    |
|       | 48.3   | UART Fire | mware driver defines                                 | 829    |
|       |        | 48.3.1    | UART                                                 | 829    |
| 49    | HAL US | ART Gene  | eric Driver                                          | 833    |
|       | 49.1   | USART F   | irmware driver registers structures                  | 833    |
|       |        | 49.1.1    | USART_HandleTypeDef                                  |        |
|       |        | 49.1.2    | USART_InitTypeDef                                    | 833    |
|       |        | 49.1.3    | USART_TypeDef                                        | 834    |
|       | 49.2   | USART F   | irmware driver API description                       | 835    |
|       |        | 49.2.1    | How to use this driver                               | 835    |
|       |        | 49.2.2    | Initialization and Configuration functions           | 837    |
|       |        | 49.2.3    | IO operation functions                               | 837    |
|       |        | 49.2.4    | Peripheral State and Errors functions                | 839    |
|       |        | 49.2.5    | USART Initialization and de-initialization functions | 839    |
|       |        | 49.2.6    | IO operation functions                               | 840    |
|       |        | 49.2.7    | Peripheral State and Errors functions                | 848    |
|       | 49.3   | USART F   | irmware driver defines                               | 849    |
|       |        | 49.3.1    | USART                                                | 849    |
| 50    | HAL WW | /DG Gene  | eric Driver                                          | 853    |
|       | 50.1   | WWDG F    | irmware driver registers structures                  | 853    |
|       |        | 50.1.1    | WWDG_HandleTypeDef                                   |        |
|       |        | 50.1.2    | WWDG_InitTypeDef                                     |        |
|       |        | 50.1.3    | WWDG_TypeDef                                         |        |
|       | 50.2   |           | irmware driver API description                       |        |
|       |        | 50.2.1    | Initialization and de-initialization functions       |        |

|        |         |                                                               | Contents                          |
|--------|---------|---------------------------------------------------------------|-----------------------------------|
|        | 50.2.2  | IO operation functions                                        | 854                               |
|        | 50.2.3  | Peripheral State functions                                    | 855                               |
|        | 50.2.4  | Initialization and de-initialization functions                | 855                               |
|        | 50.2.5  | IO operation functions                                        | 856                               |
|        | 50.2.6  | Peripheral State functions                                    | 858                               |
| 50.3   | WWDG F  | irmware driver defines                                        | 859                               |
|        | 50.3.1  | WWDG                                                          | 859                               |
| Qs     |         |                                                               | 860                               |
| vision | history |                                                               | 864                               |
|        | ،Qs     | 50.2.3<br>50.2.4<br>50.2.5<br>50.2.6<br>50.3 WWDG F<br>50.3.1 | 50.2.3 Peripheral State functions |

List of tables UM1725

# List of tables

| Table 1: Acronyms and definitions                                     | 26  |
|-----------------------------------------------------------------------|-----|
| Table 2: HAL drivers files                                            | 28  |
| Table 3: User-application files                                       | 30  |
| Table 4: APis classification                                          |     |
| Table 5: List of devices supported by HAL drivers                     | 34  |
| Table 6: HAL API naming rules                                         | 37  |
| Table 7: Macros handling interrupts and specific clock configurations | 38  |
| Table 8: Callback functions                                           | 39  |
| Table 9: HAL generic APIs                                             | 40  |
| Table 10: HAL extension APIs                                          | 41  |
| Table 11: Define statements used for HAL configuration                | 45  |
| Table 12: Description of GPIO_InitTypeDef structure                   | 47  |
| Table 13: Description of EXTI configuration macros                    | 50  |
| Table 14: MSP functions                                               | 54  |
| Table 15: Timeout values                                              | 58  |
| Table 16: Document revision history                                   | 864 |
|                                                                       |     |

UM1725 List of figures

# **List of figures**

| Figure 1: Example of project template      | 31 |
|--------------------------------------------|----|
| Figure 2: Adding device-specific functions |    |
| Figure 3: Adding family-specific functions |    |
| Figure 4: Adding new peripherals           |    |
| Figure 5: Updating existing APIs           |    |
| Figure 6: File inclusion model             |    |
| Figure 7: HAL driver model                 |    |



# 1 Acronyms and definitions

Table 1: Acronyms and definitions

| Acronym | Definition                                         |
|---------|----------------------------------------------------|
| ADC     | Analog-to-digital converter                        |
| ANSI    | American National Standards Institute              |
| API     | Application Programming Interface                  |
| BSP     | Board Support Package                              |
| CAN     | Controller area network                            |
| CMSIS   | Cortex Microcontroller Software Interface Standard |
| CPU     | Central Processing Unit                            |
| CRYP    | Cryptographic processor unit                       |
| CRC     | CRC calculation unit                               |
| DAC     | Digital to analog converter                        |
| DCMI    | Digital Camera Module Interface                    |
| DMA     | Direct Memory Access                               |
| DMA2D   | Chrom-Art Accelerator™ controller                  |
| ETH     | Ethernet controller                                |
| EXTI    | External interrupt/event controller                |
| FLASH   | Flash memory                                       |
| FSMC    | Flexible Static Memory controller                  |
| FMC     | Flexible Memory controller                         |
| GPIO    | General purpose I/Os                               |
| HAL     | Hardware abstraction layer                         |
| HASH    | Hash processor                                     |
| HCD     | USB Host Controller Driver                         |
| I2C     | Inter-integrated circuit                           |
| I2S     | Inter-integrated sound                             |
| IRDA    | InfraRed Data Association                          |
| IWDG    | Independent watchdog                               |
| LTDC    | LCD TFT Display Controller                         |
| MSP     | MCU Specific Package                               |
| NAND    | NAND external Flash memory                         |
| NOR     | NOR external Flash memory                          |
| NVIC    | Nested Vectored Interrupt Controller               |
| PCCARD  | PCCARD external memory                             |
| PCD     | USB Peripheral Controller Driver                   |

| Acronym   | Definition                                       |
|-----------|--------------------------------------------------|
| PWR       | Power controller                                 |
| RCC       | Reset and clock controller                       |
| RNG       | Random Number Generator                          |
| RTC       | Real-time clock                                  |
| SAI       | Serial Audio Interface                           |
| SD        | Secure Digital                                   |
| SDRAM     | SDRAM external memory                            |
| SRAM      | SRAM external memory                             |
| SMARTCARD | Smartcard IC                                     |
| SPI       | Serial Peripheral interface                      |
| SysTick   | System tick timer                                |
| TIM       | Advanced-control, general-purpose or basic timer |
| UART      | Universal asynchronous receiver/transmitter      |
| USART     | Universal synchronous receiver/transmitter       |
| WWDG      | Window watchdog                                  |
| USB       | Universal Serial Bus                             |
| PPP       | STM32 peripheral or block                        |

## 2 Overview of HAL drivers

The HAL drivers were designed to offer a rich set of APIs and to interact easily with the application upper layers.

Each driver consists of a set of functions covering the most common peripheral features. The development of each driver is driven by a common API which standardizes the driver structure, the functions and the parameter names.

The HAL drivers consist of a set of driver modules, each module being linked to standalone peripheral. However, in some cases, the module is linked to a peripheral functional mode. As an example, several modules exist for the USART peripheral: UART driver module, USART driver module, SMARTCARD driver module and IRDA driver module.

The HAL main features are the following:

- Cross-family portable set of APIs covering the common peripheral features as well as extension APIs in case of specific peripheral features.
- Three API programming models: polling, interrupt and DMA.
- APIs are RTOS compliant:
  - Fully reentrant APIs
  - Systematic usage of timeouts in polling mode.
- Peripheral multi-instance support allowing concurrent API calls for multiple instances of a given peripheral (USART1, USART2...)
- All HAL APIs implement user-callback functions mechanism:
  - Peripheral Init/DeInit HAL APIs can call user-callback functions to perform peripheral system level Initialization/De-Initialization (clock, GPIOs, interrupt, DMA)
  - Peripherals interrupt events
  - Error events.
- Object locking mechanism: safe hardware access to prevent multiple spurious accesses to shared resources.
- Timeout used for all blocking processes: the timeout can be a simple counter or a timebase.

# 2.1 HAL and user application files

### 2.1.1 HAL driver files

A HAL drivers are composed of the following set of files:

Table 2: HAL drivers files

| File                | Description                                                                                                                                                                                                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| stm32f4xx_hal_ppp.c | Main peripheral/module driver file.  It includes the APIs that are common to all STM32 devices.  Example: stm32f4xx_hal_adc.c, stm32f4xx_hal_irda.c,                                                                        |
| stm32f4xx_hal_ppp.h | Header file of the main driver C file  It includes common data, handle and enumeration structures, define statements and macros, as well as the exported generic APIs.  Example: stm32f4xx_hal_adc.h, stm32f4xx_hal_irda.h, |

UM1725 Overview of HAL drivers

| File                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| stm32f4xx_hal_ppp_ex.c        | Extension file of a peripheral/module driver. It includes the specific APIs for a given part number or family, as well as the newly defined APIs that overwrite the default generic APIs if the internal process is implemented in different way.                                                                                                                                                                                 |
|                               | Example: stm32f4xx_hal_adc_ex.c, stm32f4xx_hal_dma_ex.c,                                                                                                                                                                                                                                                                                                                                                                          |
| stm32f4xx_hal_ppp_ex.h        | Header file of the extension C file.  It includes the specific data and enumeration structures, define statements and macros, as well as the exported device part number specific APIs  Example: stm32f4xx_hal_adc_ex.h, stm32f4xx_hal_dma_ex.h,                                                                                                                                                                                  |
| stm32f4xx_II_ppp.c            | Peripheral low layer driver that can be accessed from one or more HAL drivers. It offers a set of APIs and services used by the upper driver. From the user point of view, low-level drivers are not accessible directly. They are used only by the HAL drivers built upon them.  Example: stm32f4xx_II_fmc.c offers a set of API used by stm32f4xx_hal_sdram.c, stm32f4xx_hal_sram.c, stm32f4xx_hal_nor.c, stm32f4xx_hal_nand.c, |
| stm32f4xx_ll_ppp.h            | Header file of the low layer C file. It is included in the HAL driver header file, thus making the low-level driver an intrinsic add-on of the HAL driver that is not visible from the application.  Example: stm32f4xx_ll_fmc.h, stm32f4xx_ll_usb.h,                                                                                                                                                                             |
| stm32f4xx_hal.c               | This file is used for HAL initialization and contains DBGMCU, Remap and Time Delay based on systick APIs.                                                                                                                                                                                                                                                                                                                         |
| stm32f4xx_hal.h               | stm32f4xx_hal.c header file                                                                                                                                                                                                                                                                                                                                                                                                       |
| stm32f4xx_hal_msp_template.c  | Template file to be copied to the user application folder.  It contains the MSP initialization and de-initialization (main routine and callbacks) of the peripheral used in the user application.                                                                                                                                                                                                                                 |
| stm32f4xx_hal_conf_template.h | Template file allowing to customize the drivers for a given application.                                                                                                                                                                                                                                                                                                                                                          |
| stm32f4xx_hal_def.h           | Common HAL resources such as common define statements, enumerations, structures and macros.                                                                                                                                                                                                                                                                                                                                       |



Since the low level drivers are only used by the HAL drivers built upon them, the APIs provided by these drivers will not be described in this document.

# 2.1.2 User-application files

The minimum files required to build an application using the HAL are listed in the table below:

Table 3: User-application files

| File                              | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| system_stm32f4xx.c                | This file contains SystemInit() which is called at startup just after reset and before branching to the main program. It does not configure the system clock at startup (contrary to the standard library). This is to be done using the HAL APIs in the user files.                                                                                                                                            |
|                                   | It allows to :                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                   | <ul> <li>relocate the vector table in internal SRAM.</li> <li>configure FSMC/FMC peripheral (when available) to use as data memory the external SRAM or SDRAM mounted on the evaluation board.</li> </ul>                                                                                                                                                                                                       |
| startup_stm32f4xx.s               | Toolchain specific file that contains reset handler and exception vectors.  For some toolchains, it allows adapting the stack/heap size to fit the application requirements.                                                                                                                                                                                                                                    |
| stm32f4xx_flash.icf<br>(optional) | Linker file for EWARM toolchain allowing mainly to adapt the stack/heap size to fit the application requirements.                                                                                                                                                                                                                                                                                               |
| stm32f4xx_hal_msp.c               | This file contains the MSP initialization and de-initialization (main routine and callbacks) of the peripheral used in the user application.                                                                                                                                                                                                                                                                    |
| stm32f4xx_hal_conf.h              | This file allows the user to customize the HAL drivers for a specific application.                                                                                                                                                                                                                                                                                                                              |
|                                   | It is not mandatory to modify this configuration. The application can use the default configuration without any modification.                                                                                                                                                                                                                                                                                   |
| stm32f4xx_it.c/.h                 | This file contains the exceptions handler and peripherals interrupt service routine, and calls HAL_IncTick() at regular time intervals to increment a local variable (declared in stm32f4xx_hal.c) used as HAL timebase. By default, this function is called each 1ms in Systick ISR  The PPP_IRQHandler() routine must call HAL_PPP_IRQHandler() if an interrupt based process is used within the application. |
| main.c/.h                         | This file contains the main program routine, mainly:  the call to HAL_Init() assert_failed() implementation system clock configuration                                                                                                                                                                                                                                                                          |
|                                   | peripheral HAL initialization and user application code.                                                                                                                                                                                                                                                                                                                                                        |

The STM32Cube package comes with ready-to-use project templates, one for each supported board. Each project contains the files listed above and a preconfigured project for the supported toolchains.

Each project template provides empty main loop function and can be used as a starting point to get familiar with project settings for STM32Cube. Their characteristics are the following:

- It contains sources of HAL, CMSIS and BSP drivers which are the minimal components to develop a code on a given board.
- It contains the include paths for all the firmware components.
- It defines the STM32 device supported, and allows to configure the CMSIS and HAL drivers accordingly.
- It provides ready to use user files preconfigured as defined below:
  - HAL is initialized
  - SysTick ISR implemented for HAL\_Delay()
  - System clock configured with the maximum frequency of the device

UM1725 Overview of HAL drivers



If an existing project is copied to another location, then include paths must be updated.

STM324xG\_EVAL Applications ⊕ B Demonstrations Examples Templates EWARM ⊟ Inc main.h stm32f4xx\_hal\_conf.h stm32f4xx\_it.h MDK-ARM □ L Src main.c stm32f4xx\_hal\_msp.c stm32f4xx\_it.c system\_stm32f4xx.c TrueSTUDIO readme.bd Release\_Notes.html

Figure 1: Example of project template

## 2.2 HAL data structures

Each HAL driver can contain the following data structures:

- Peripheral handle structures
- Initialization and configuration structures
- Specific process structures.

### 2.2.1 Peripheral handle structures

The APIs have a modular generic multi-instance architecture that allows working with several IP instances simultaneous.

**PPP\_HandleTypeDef** \*handle is the main structure that is implemented in the HAL drivers. It handles the peripheral/module configuration and registers and embeds all the structures and variables needed to follow the peripheral device flow.

The peripheral handle is used for the following purposes:

- Multi instance support: each peripheral/module instance has its own handle. As a result instance resources are independent.
- Peripheral process intercommunication: the handle is used to manage shared data resources between the process routines.
   Example: global pointers, DMA handles, state machine.
- Storage: this handle is used also to manage global variables within a given HAL driver.

An example of peripheral structure is shown below:

```
typedef struct
USART_TypeDef *Instance; /* USART registers base address USART_InitTypeDef Init; /* Usart communication parame
                                             /* Usart communication parameters
              *pTxBuffPtr;/* Pointer to Usart Tx transfer Buffer */
TxXferSize; /* Usart Tx Transfer size */
11int8 t
uint16 t
                         TxXferCount;/* Usart Tx Transfer Counter
   _IO uint16_t
 uint8 t
                       *pRxBuffPtr;/* Pointer to Usart Rx transfer Buffer */
                     RXXferSize; /* Usart Rx Transfer size
uint16 t
IO uint16 t RxXferCount; /* Usart Rx Transfer Counter
DMA HandleTypeDef *hdmatx; /* Usart Rx Transfer Counter
 DMA HandleTypeDef *hdmatx; /* Usart Tx DMA Handle parameters */
DMA_HandleTypeDef *hdmarx; /* Usart Rx DMA Handle parameters */
HAL_LockTypeDef Lock; /* Locking object */
__IO HAL_USART_StateTypeDef State; /* Usart communication state
   IO HAL USART ErrorTypeDef ErrorCode; /* USART Error code
}USART HandleTypeDef;
```



- 1) The multi-instance feature implies that all the APIs used in the application are re-entrant and avoid using global variables because a subroutine can fail to be re-entrant if they rely on a global variable to remain unchanged but that variable is modified when the subroutine is recursively invoked. For this reason, the following rules are respected:
- Re-entrant code does not hold any static (or global) non-constant data: reentrant functions can work with global data. For example, a re-entrant
  interrupt service routine can grab a piece of hardware status to work with
  (e.g. serial port read buffer) which is not only global, but volatile. Still, typical
  use of static variables and global data is not advised, in the sense that only
  atomic read-modify-write instructions should be used in these variables. It
  should not be possible for an interrupt or signal to occur during the execution
  of such an instruction.
- Reentrant code does not modify its own code.



2) When a peripheral can manage several processes simultaneously using the DMA (full duplex case), the DMA interface handle for each process is added in the PPP\_HandleTypeDef.



3) For the shared and system peripherals, no handle or instance object is used. The peripherals concerned by this exception are the following:

- GPIO
- SYSTICK
- NVIC
- PWR
- RCC
- FLASH.

## 2.2.2 Initialization and configuration structure

These structures are defined in the generic driver header file when it is common to all part numbers. When they can change from one part number to another, the structures are defined in the extension header file for each part number.

```
typedef struct
{
uint32 t BaudRate;   /*!< This member configures the UART communication baudrate.*/
uint32 t WordLength;   /*!< Specifies the number of data bits transmitted or received</pre>
```

UM1725 Overview of HAL drivers



The config structure is used to initialize the sub-modules or sub-instances. See below example:

```
HAL_ADC_ConfigChannel (ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef*
sConfig)
```

## 2.2.3 Specific process structures

The specific process structures are used for specific process (common APIs). They are defined in the generic driver header file.

Example:

```
HAL PPP Process (PPP HandleTypeDef* hadc, PPP ProcessConfig* sConfig)
```

#### 2.3 API classification

The HAL APIs are classified into three categories:

• **Generic APIs:** common generic APIs applying to all STM32 devices. These APIs are consequently present in the generic HAL drivers files of all STM32 microcontrollers.

```
HAL StatusTypeDef HAL ADC Init(ADC HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADC_DeInit(ADC_HandleTypeDef *hadc);
HAL_StatusTypeDef HAL_ADC_Start(ADC_HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADC_Stop(ADC_HandleTypeDef* hadc);
HAL StatusTypeDef HAL ADC Start IT(ADC HandleTypeDef* hadc);
HAL StatusTypeDef HAL ADC Stop IT(ADC HandleTypeDef* hadc);
void HAL_ADC_IRQHandler(ADC_HandleTypeDef* hadc);
```

- Extension APIs: This set of API is divided into two sub-categories :
  - Family specific APIs: APIs applying to a given family. They are located in the extension HAL driver file (see example below related to the ADC).

```
HAL StatusTypeDef HAL ADCEx InjectedStop(ADC HandleTypeDef* hadc);
HAL StatusTypeDef HAL ADCEx InjectedStop IT(ADC HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADCEx_InjectedStart(ADC_HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADCEx_InjectedStart_IT(ADC_HandleTypeDef* hadc);
```

 Device part number specific APIs: These APIs are implemented in the extension file and delimited by specific define statements relative to a given part number.

```
#if defined(STM32F427xx) ||
defined(STM32F427xx) ||
defined(STM32F429xx) ||
defined(STM32F429xx) ||
defined(STM32F439xx)
HAL_StatusTypeDef HAL_FLASHEx_OB_SelectPCROP(void);
HAL_StatusTypeDef HAL_FLASHEx_OB_DeSelectPCROP(void);
#endif /* STM32F427xx || STM32F437xx || STM32F429xx || */
```

The data structure related to the specific APIs is delimited by the device part number define statement. It is located in the corresponding extension header C file.



The following table summarizes the location of the different categories of HAL APIs in the driver files.

**Table 4: APis classification** 

|                      | Generic file | Extension file   |
|----------------------|--------------|------------------|
| Common APIs          | X            | X <sup>(1)</sup> |
| Family specific APIs |              | Х                |
| Device specific APIs |              | Х                |

#### Notes:

<sup>(1)</sup>In some cases, the implementation for a specific device part number may change . In this case the generic API is declared as weak function in the extension file. The API is implemented again to overwrite the default function



Family specific APIs are only related to a given family. This means that if a specific API is implemented in another family, and the arguments of this latter family are different, additional structures and arguments might need to be added.



The IRQ handlers are used for common and family specific processes.

# 2.4 Devices supported by HAL drivers

Table 5: List of devices supported by HAL drivers

| IP/Module                   | STM32F<br>405xx | STM32F<br>415xx | STM32F<br>407xx | STM32F<br>417xx | STM32F<br>427xx | STM32F<br>437xx | STM32F<br>429xx | STM32F<br>439xx | STM32F<br>401xC | STM32F<br>401xE |
|-----------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| stm32f4xx_hal.c             | Yes             |
| stm32f4xx_hal_<br>adc.c     | Yes             |
| stm32f4xx_hal_<br>adc_ex.c  | Yes             |
| stm32f4xx_hal_<br>can.c     | Yes             | No              | No              |
| stm32f4xx_hal_<br>cortex.c  | Yes             |
| stm32f4xx_hal_<br>crc.c     | Yes             |
| stm32f4xx_hal_<br>cryp.c    | No              | Yes             | No              | Yes             | No              | Yes             | No              | Yes             | No              | No              |
| stm32f4xx_hal_<br>cryp_ex.c | No              | Yes             | No              | Yes             | No              | Yes             | No              | Yes             | No              | No              |
| stm32f4xx_hal_<br>dac.c     | Yes             | No              | No              |
| stm32f4xx_hal_<br>dac_ex.c  | Yes             | No              | No              |

|                              |                 |                 |                 |                 |                 |                 |                 | ACIAICM         | ULLIAL          |                 |
|------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| IP/Module                    | STM32F<br>405xx | STM32F<br>415xx | STM32F<br>407xx | STM32F<br>417xx | STM32F<br>427xx | STM32F<br>437xx | STM32F<br>429xx | STM32F<br>439xx | STM32F<br>401xC | STM32F<br>401xE |
| stm32f4xx_hal_<br>dcmi.c     | No              | No              | Yes             | Yes             | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>dma.c      | Yes             |
| stm32f4xx_hal_<br>dma2d.c    | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>dma_ex.c   | Yes             |
| stm32f4xx_hal_<br>eth.c      | No              | No              | Yes             | Yes             | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>flash.c    | Yes             |
| stm32f4xx_hal_<br>flash_ex.c | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | Yes             | Yes             |
| stm32f4xx_hal_<br>gpio.c     | Yes             |
| stm32f4xx_hal_<br>hash.c     | No              | Yes             | No              | Yes             | No              | Yes             | No              | Yes             | No              | No              |
| stm32f4xx_hal_<br>hash_ex.c  | No              | No              | No              | No              | No              | Yes             | No              | Yes             | No              | No              |
| stm32f4xx_hal_<br>hcd.c      | Yes             |
| stm32f4xx_hal_i<br>2c.c      | Yes             |
| stm32f4xx_hal_i<br>2c_ex.c   | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | Yes             | Yes             |
| stm32f4xx_hal_i<br>2s.c      | Yes             |
| stm32f4xx_hal_i<br>rda.c     | Yes             |
| stm32f4xx_hal_i<br>wdg.c     | Yes             |
| stm32f4xx_hal_l<br>tdc.c     | No              | No              | No              | No              | No              | No              | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>nand.c     | Yes             | No              | No              |
| stm32f4xx_hal_<br>nor.c      | Yes             | No              | No              |
| stm32f4xx_hal_<br>pccard.c   | Yes             | No              | No              |
| stm32f4xx_hal_<br>pcd.c      | Yes             |
| stm32f4xx_hal_<br>pwr.c      | Yes             |



| IP/Module                     | STM32F<br>405xx | STM32F<br>415xx | STM32F<br>407xx | STM32F<br>417xx | STM32F<br>427xx | STM32F<br>437xx | STM32F<br>429xx | STM32F<br>439xx | STM32F<br>401xC | STM32F<br>401xE |
|-------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| stm32f4xx_hal_<br>pwr_ex.c    | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>rcc.c       | Yes             |
| stm32f4xx_hal_<br>rcc_ex.c    | Yes             |
| stm32f4xx_hal_<br>rng.c       | Yes             |
| stm32f4xx_hal_<br>rtc.c       | Yes             |
| stm32f4xx_hal_<br>rtc_ex.c    | Yes             |
| stm32f4xx_hal_<br>sai.c       | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>sd.c        | Yes             |
| stm32f4xx_hal_<br>sdram.c     | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_hal_<br>smartcard.c | Yes             |
| stm32f4xx_hal_<br>spi.c       | Yes             |
| stm32f4xx_hal_<br>sram.c      | Yes             | No              | No              |
| stm32f4xx_hal_<br>tim.c       | Yes             |
| stm32f4xx_hal_<br>tim_ex.c    | Yes             |
| stm32f4xx_hal_<br>uart.c      | Yes             |
| stm32f4xx_hal_<br>usart.c     | Yes             |
| stm32f4xx_hal_<br>wwdg.c      | Yes             |
| stm32f4xx_II_f<br>mc.c        | No              | No              | No              | No              | Yes             | Yes             | Yes             | Yes             | No              | No              |
| stm32f4xx_II_fs<br>mc.c       | Yes             | Yes             | Yes             | Yes             | No              | No              | No              | No              | No              | No              |
| stm32f4xx_II_sd<br>mmc.c      | Yes             |
| stm32f4xx_II_us<br>b.c        | Yes             |

## 2.5 HAL drivers rules

## 2.5.1 HAL API naming rules

The following naming rules are used in HAL drivers:

Table 6: HAL API naming rules

|                           | Generic                                        | Family specific                                          | Device specific                                          |
|---------------------------|------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|
| File names                | stm32f4xx_hal_ppp (c/h)                        | stm32f4xx_hal_ppp_ex (c/h)                               | stm32f4xx_ hal_ppp_ex (c/h)                              |
| Module<br>name            | HAL_PPP_ MODULE                                |                                                          |                                                          |
| Function name             | HAL_PPP_Function HAL_PPP_FeatureFunction _MODE | HAL_PPPEx_Function<br>HAL_PPPEx_FeatureFunction_<br>MODE | HAL_PPPEx_Function<br>HAL_PPPEx_FeatureFunction_<br>MODE |
| Handle<br>name            | PPP_HandleTypedef                              | NA                                                       | NA                                                       |
| Init<br>structure<br>name | PPP_InitTypeDef                                | NA                                                       | PPP_InitTypeDef                                          |
| Enum<br>name              | HAL_PPP_StructnameType Def                     | NA                                                       | NA                                                       |

- The **PPP** prefix refers to the peripheral functional mode and not to the peripheral itself. For example, if the USART, PPP can be USART, IRDA, UART or SMARTCARD depending on the peripheral mode.
- The constants used in one file are defined within this file. A constant used in several files is defined in a header file. All constants are written in uppercase, except for peripheral driver function parameters.
- typedef variable names should be suffixed with \_TypeDef.
- Registers are considered as constants. In most cases, their name is in uppercase and uses the same acronyms as in the STM32F4xx reference manuals.
- Peripheral registers are declared in the PPP\_TypeDef structure (e.g. ADC\_TypeDef) in stm32f4xxx.h header file. stm32f4xxx.h corresponds to stm32f401xc.h, stm32f401xe.h, stm32f405xx.h, stm32f415xx.h, stm32f407xx.h, stm32f417xx.h, stm32f427xx.h, stm32f427xx.h
- Peripheral function names are prefixed by HAL\_, then the corresponding peripheral
  acronym in uppercase followed by an underscore. The first letter of each word is in
  uppercase (e.g. HAL\_UART\_Transmit()). Only one underscore is allowed in a function
  name to separate the peripheral acronym from the rest of the function name.
- The structure containing the PPP peripheral initialization parameters are named PPP\_InitTypeDef (e.g. ADC\_InitTypeDef).
- The structure containing the Specific configuration parameters for the PPP peripheral are named PPP\_xxxxConfTypeDef (e.g. ADC\_ChannelConfTypeDef).
- Peripheral handle structures are named PPP\_HandleTypedef (e.g DMA\_HandleTypeDef)
- The functions used to initialize the PPP peripheral according to parameters specified in PPP\_InitTypeDef are named HAL\_PPP\_Init (e.g. HAL\_TIM\_Init()).
- The functions used to reset the PPP peripheral registers to their default values are named PPP\_DeInit, e.g. TIM\_DeInit.
- The MODE suffix refers to the process mode, which can be polling, interrupt or DMA.
   As an example, when the DMA is used in addition to the native resources, the function should be called: HAL\_PPP\_Function\_DMA ().

The Feature prefix should refer to the new feature.
 Example: HAL ADC InjectionStart() refers to the injection mode

## 2.5.2 HAL general naming rules

- For the shared and system peripherals, no handle or instance object is used. This rule applies to the following peripherals:
  - GPIO
  - SYSTICK
  - NVIC
  - RCC
  - FLASH.

Example: The *HAL\_GPIO\_Init()* requires only the GPIO address and its configuration parameters.

```
HAL StatusTypeDef HAL GPIO Init (GPIO TypeDef* GPIOx, GPIO InitTypeDef *Init)
{
   /*GPIO Initialization body */
}
```

• The macros that handle interrupts and specific clock configurations are defined in each peripheral/module driver. These macros are exported in the peripheral driver header files so that they can be used by the extension file. The list of these macros is defined below: This list is not exhaustive and other macros related to peripheral features can be added, so that they can be used in the user application.

Table 7: Macros handling interrupts and specific clock configurations

| Macros                                        | Description                                   |
|-----------------------------------------------|-----------------------------------------------|
| HAL_PPP_ENABLE_IT(HANDLE,INTERRUPT)           | Enables a specific peripheral interrupt       |
| HAL_PPP_DISABLE_IT(HANDLE,INTERRUPT)          | Disables a specific peripheral interrupt      |
| HAL_PPP_GET_IT (HANDLE, INTERRUPT)            | Gets a specific peripheral interrupt status   |
| HAL_PPP_CLEAR_IT (HANDLE, INTERRUPT)          | Clears a specific peripheral interrupt status |
| HAL_PPP_GET_FLAG (HANDLE,FLAG)                | Gets a specific peripheral flag status        |
| HAL_PPP_CLEAR_FLAG (HANDLE,FLAG)              | Clears a specific peripheral flag status      |
| HAL_PPP_ENABLE(HANDLE)                        | Enables a peripheral                          |
| HAL_PPP_DISABLE(HANDLE)                       | Disables a peripheral                         |
| HAL_PPP_XXXX (HANDLE,PARAM)                   | Specific PPP HAL driver macro                 |
| HAL_PPP_GET_ IT_SOURCE (HANDLE,<br>INTERRUPT) | Checks the source of specified interrupt      |

- NVIC and SYSTICK are two ARM Cortex core features. The APIs related to these features are located in the stm32f4xx\_hal\_cortex.c file.
- When a status bit or a flag is read from registers, it is composed of shifted values depending on the number of read values and of their size. In this case, the returned status width is 32 bits. Example: STATUS = XX | (YY << 16) or STATUS = ".

477

• The PPP handles are valid before using the HAL\_PPP\_Init() API. The init function performs a check before modifying the handle fields.

```
HAL_PPP_Init(PPP_HandleTypeDef)
  if(hppp == NULL)
  {
    return HAL ERROR;
}
```

- The macros defined below are used:
  - Conditional macro: #define ABS(x) (((x) > 0)? (x): -(x))
  - Pseudo-code macro (multiple instructions macro):

## 2.5.3 HAL interrupt handler and callback functions

Besides the APIs, HAL peripheral drivers include:

- HAL\_PPP\_IRQHandler() peripheral interrupt handler that should be called from stm32f4xx\_it.c
- User callback functions.

The user callback functions are defined as empty functions with "weak" attribute. They have to be defined in the user code.

There are three types of user callbacks functions:

- Peripheral system level initialization/ de-Initialization callbacks: HAL\_PPP\_MspInit() and HAL\_PPP\_MspDeInit
- Process complete callbacks : HAL\_PPP\_ProcessCpltCallback
- Error callback: HAL\_PPP\_ErrorCallback.

**Table 8: Callback functions** 

| Callback functions            | Example                                                                                                                  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| HAL_PPP_MspInit() / _DeInit() | Ex: HAL_USART_MspInit()                                                                                                  |
|                               | Called from HAL_PPP_Init() API function to perform peripheral system level initialization (GPIOs, clock, DMA, interrupt) |
| HAL_PPP_ProcessCpltCallback   | Ex: HAL_USART_TxCpltCallback                                                                                             |
|                               | Called by peripheral or DMA interrupt handler when the process completes                                                 |
| HAL_PPP_ErrorCallback         | Ex: HAL_USART_ErrorCallback                                                                                              |
|                               | Called by peripheral or DMA interrupt handler when an error occurs                                                       |

## 2.6 HAL generic APIs

The generic APIs provide common generic functions applying to all STM32 devices. They are composed of four APIs groups:

- Initialization and de-initialization functions: HAL\_PPP\_Init(), HAL\_PPP\_DeInit()
- **IO operation functions**: HAL\_PPP\_Read(), HAL\_PPP\_Write(),HAL\_PPP\_Transmit(), HAL\_PPP\_Receive()
- Control functions: HAL\_PPP\_Set (), HAL\_PPP\_Get ().

• State and Errors functions: HAL\_PPP\_GetState (), HAL\_PPP\_GetError ().

For some peripheral/module drivers, these groups are modified depending on the peripheral/module implementation.

Example: in the timer driver, the API grouping is based on timer features (PWM, OC, IC...).

The initialization and de-initialization functions allow initializing a peripheral and configuring the low-level resources, mainly clocks, GPIO, alternate functions (AF) and possibly DMA and interrupts. The *HAL\_DeInit()*function restores the peripheral default state, frees the low-level resources and removes any direct dependency with the hardware.

The IO operation functions perform a row access to the peripheral payload data in write and read modes.

The control functions are used to change dynamically the peripheral configuration and set another operating mode.

The peripheral state and errors functions allow retrieving in runtime the peripheral and data flow states, and identifying the type of errors that occurred. The example below is based on the ADC peripheral. The list of generic APIs is not exhaustive. It is only given as an example.

Table 9: HAL generic APIs

| Function<br>Group       | Common API Name             | Description                                                                                                                                                                  |
|-------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initialization<br>group | HAL_ADC_Init()              | This function initializes the peripheral and configures the low -level resources (clocks, GPIO, AF)                                                                          |
|                         | HAL_ADC_DeInit()            | This function restores the peripheral default state, frees the low-level resources and removes any direct dependency with the hardware.                                      |
| IO operation<br>group   | HAL_ADC_Start ()            | This function starts ADC conversions when the polling method is used                                                                                                         |
|                         | HAL_ADC_Stop ()             | This function stops ADC conversions when the polling method is used                                                                                                          |
|                         | HAL_ADC_PollForConversion() | This function allows waiting for the end of conversions when the polling method is used. In this case, a timout value is specified by the user according to the application. |
|                         | HAL_ADC_Start_IT()          | This function starts ADC conversions when the interrupt method is used                                                                                                       |
|                         | HAL_ADC_Stop_IT()           | This function stops ADC conversions when the interrupt method is used                                                                                                        |
|                         | HAL_ADC_IRQHandler()        | This function handles ADC interrupt requests                                                                                                                                 |
|                         | HAL_ADC_ConvCpltCallback()  | Callback function called in the IT subroutine to indicate the end of the current process or when a DMA transfer has completed                                                |
|                         | HAL_ADC_ErrorCallback()     | Callback function called in the IT subroutine if a peripheral error or a DMA transfer error occurred                                                                         |
| Control group           | HAL_ADC_ConfigChannel()     | This function configures the selected ADC regular channel, the corresponding rank in the sequencer and the sample time                                                       |

| Function<br>Group         | Common API Name         | Description                                                                      |
|---------------------------|-------------------------|----------------------------------------------------------------------------------|
|                           | HAL_ADC_AnalogWDGConfig | This function configures the analog watchdog for the selected ADC                |
| State and<br>Errors group | HAL_ADC_GetState()      | This function allows getting in runtime the peripheral and the data flow states. |
|                           | HAL_ADC_GetError()      | This fuction allows getting in runtime the error that occurred during IT routine |

## 2.7 HAL extension APIs

#### 2.7.1 HAL extension model overview

The extension APIs provide specific functions or overwrite modified APIs for a specific family (series) or specific part number within the same family.

The extension model consists of an additional file, stm32f4xx\_hal\_ppp\_ex.c, that includes all the specific functions and define statements (stm32f4xx\_hal\_ppp\_ex.h) for a given part number.

Below an example based on the ADC peripheral:

Table 10: HAL extension APIs

| Function Group                    | Common API Name                                                                                                  |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------|
| HAL_ADCEx_InjectedStart()         | This function starts injected channel ADC conversions when the polling method is used                            |
| HAL_ADCEx_InjectedStop()          | This function stops injected channel ADC conversions when the polling method is used                             |
| HAL_ADCEx_InjectedStart_IT()      | This function starts injected channel ADC conversions when the interrupt method is used                          |
| HAL_ADCEx_InjectedStop_IT()       | This function stops injected channel ADC conversions when the interrupt method is used                           |
| HAL_ADCEx_InjectedConfigChannel() | This function configures the selected ADC Injected channel (corresponding rank in the sequencer and sample time) |

#### 2.7.2 HAL extension model cases

The specific IP features can be handled by the HAL drivers in five different ways. They are described below.

## Case1: Adding a part number-specific function

When a new feature specific to a given device is required, the new APIs are added in the stm32f4xx\_hal\_ppp\_ex.c extension file. They are named HAL\_PPPEx\_Function().

Figure 2: Adding device-specific functions



Example: stm32f4xx\_hal\_flash\_ex.c/h

```
#if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) ||
defined(STM32F439xx)
HAL_StatusTypeDef HAL_FLASHEx_OB_SelectPCROP(void);
HAL_StatusTypeDef HAL_FLASHEx_OB_DeSelectPCROP(void);
#endif /* STM32F427xx || STM32F427xx || STM32F429xx || */
```

#### Case2: Adding a family-specific function

In this case, the API is added in the extension driver C file and named HAL\_PPPEx\_Function ().

Figure 3: Adding family-specific functions



Example: stm32f4xx\_hal\_adc\_ex.c/h

```
HAL StatusTypeDef HAL ADCEx InjectedStop(ADC HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADCEx_InjectedStop_IT(ADC_HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADCEx_InjectedStart(ADC_HandleTypeDef* hadc);
HAL_StatusTypeDef HAL_ADCEx_InjectedStart IT(ADC_HandleTypeDef* hadc);
```

# Case3: Adding a new peripheral (specific to a device belonging to a given family)

When a peripheral which is available only in a specific device is required, the APIs corresponding to this new peripheral/module are added in stm32f4xx\_hal\_newppp.c. However the inclusion of this file is selected in the stm32fxx\_hal\_conf.h using the macro:

#define HAL NEWPPP MODULE ENABLED

Figure 4: Adding new peripherals



Example: stm32f4xx\_hal\_sai.c/h

#### Case4: Updating existing common APIs

In this case, the routines are defined with the same names in the stm32f4xx\_hal\_ppp\_ex.c extension file, while the generic API is defined as *weak*, so that the compiler will overwrite the original routine by the new defined function.

Figure 5: Updating existing APIs



#### Case5: Updating existing data structures

The data structure for a specific device part number (e.g. PPP\_InitTypeDef) can have different fields. In this case, the data structure is defined in the extension header file and delimited by the specific part number define statement.

#### Example:

```
#if defined (STM32F401xx)
typedef struct
{
(...)
}PPP InitTypeDef;
#endif /* STM32F401xx */
```

## 2.8 File inclusion model

The header of the common HAL driver file (stm32f4xx\_hal.h) includes the common configurations for the whole HAL library. It is the only header file that is included in the user sources and the HAL C sources files to be able to use the HAL resources.

Stm32f4xx\_hal\_ppp.c Stm32f4xx\_hal\_ppp.h Stm32f4xx\_hal\_ppp\_ex.h Stm32f4xx\_hal\_conf.h User file Stm32f4xx\_hal\_def.h Stm32f4xx\_hal\_ppp.c stm32f405xx.h stm32f415xx.h stm32f407xx.h Stm32f4xx.h stm32f417xx.h stm325427xx.h stm32f437xx.h stm32f429xx.h stm32f439xx.h stm32f401xx h

Figure 6: File inclusion model

A PPP driver is a standalone module which is used in a project. The user must enable the corresponding USE\_HAL\_PPP\_MODULE define statement in the configuration file.

## 2.9 HAL common resources

The common HAL resources, such as common define enumerations, structures and macros, are defined in  $stm32f4xx\_hal\_def.h$ . The main common define enumeration is  $HAL\_StatusTypeDef$ .

 HAL Status The HAL status is used by almost all HAL APIs, except for boolean functions and IRQ handler. It returns the status of the current API operations. It has four possible values as described below:

```
Typedef enum
{
HAL OK = 0x00,
HAL ERROR = 0x01,
HAL BUSY = 0x02,
HAL_TIMEOUT = 0x03
} HAL_StatusTypeDef;
```

HAL Locked The HAL lock is used by all HAL APIs to prevent accessing by accident shared resources.

```
typedef enum
{
HAL UNLOCKED = 0x00, /*!<Resources unlocked */
HAL LOCKED = 0x01 /*!< Resources locked */
} HAL_LockTypeDef;</pre>
```

In addition to common resources, the stm32f4xx\_hal\_def.h file calls the stm32f4xx.h file in CMSIS library to get the data structures and the address mapping for all peripherals:

- Declarations of peripheral registers and bits definition.
- Macros to access peripheral registers hardware (Write register, Read register...etc.).

#### Common macros

Macros defining NULL and HAL\_MAX\_DELAY

```
#ifndef NULL
#define NULL (void *) 0
#endif
#define HAL_MAX_DELAY 0xfffffff
```

– Macro linking a PPP peripheral to a DMA structure pointer:

```
HAL LINKDMA();#define HAL LINKDMA( HANDLE , PPP DMA FIELD , DMA HANDLE )

do{
    ( HANDLE ) -> PPP DMA FIELD = &( DMA HANDLE );
    (_DMA_HANDLE_).Parent = (_HANDLE__);
} while(0)
```

## 2.10 HAL configuration



The configuration file,  $stm32f4xx\_hal\_conf.h$ , allows customizing the drivers for the user application. Modifying this configuration is not mandatory: the application can use the default configuration without any modification.

To configure these parameters, the user should enable, disable or modify some options by uncommenting, commenting or modifying the values of the related define statements as described in the table below:

Table 11: Define statements used for HAL configuration

| Configuration item   | Description                                                                                                                                          | Default Value   |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| HSE_VALUE            | Defines the value of the external oscillator (HSE) expressed in Hz. The user must adjust this define statement when using a different crystal value. | 25 000 000 (Hz) |
| HSE_STARTUP_TIMEOUT  | Timeout for HSE start up, expressed in ms                                                                                                            | 5000            |
| HSI_VALUE            | Defines the value of the internal oscillator (HSI) expressed in Hz.                                                                                  | 16 000 000 (Hz) |
| EXTERNAL_CLOCK_VALUE | This value is used by the I2S/SAI HAL module to compute the I2S/SAI clock source frequency, this source is inserted directly through I2S_CKIN pad.   | 12288000 (Hz)   |
| VDD_VALUE            | VDD value                                                                                                                                            | 3300 (mV)       |



| Configuration item       | Description                                                        | Default Value          |
|--------------------------|--------------------------------------------------------------------|------------------------|
| USE_RTOS                 | Enables the use of RTOS                                            | FALSE (for future use) |
| PREFETCH_ENABLE          | Enables prefetch feature                                           | TRUE                   |
| INSTRUCTION_CACHE_ENABLE | Enables instruction cache                                          | TRUE                   |
| DATA_CACHE_ENABLE        | Enables data cache                                                 | TRUE                   |
| USE HAL_PPP_MODULE       | Enables module to be used in the HAL driver                        |                        |
| MAC_ADDRx                | Ethernet peripheral configuration : MAC address                    |                        |
| ETH_RX_BUF_SIZE          | Ethernet buffer size for receive                                   | ETH_MAX_PACKET_SIZE    |
| ETH_TX_BUF_SIZE          | Ethernet buffer size for trasmit                                   | ETH_MAX_PACKET_SIZE    |
| ETH_RXBUFNB              | The number of Rx buffers of<br>size ETH_RX_BUF_SIZE                | 4                      |
| ETH_TXBUFNB              | The number of Tx buffers of size ETH_RX_BUF_SIZE                   | 4                      |
| DP83848_PHY_ADDRESS      | DB83848 Ethernet PHY<br>Address                                    | 0x01                   |
| PHY_RESET_DELAY          | PHY Reset delay these values are based on a 1 ms Systick interrupt | 0x000000FF             |
| PHY_CONFIG_DELAY         | PHY Configuration delay                                            | 0x00000FFF             |
| PHY_BCR PHY_BSR          | Common PHY Registers                                               |                        |
| PHY_SR PHY_MICR PHY_MISR | Extended PHY registers                                             |                        |



The stm32f4xx\_hal\_conf\_template.h file is located in the HAL drivers *Inc* folder. It should be copied to the user folder, renamed and modified as described above.



By default, the values defined in the stm32f4xx\_hal\_conf\_template.h file are the same as the ones used for the examples and demonstrations. All HAL include files are enabled so that they can be used in the user code without modifications.

## 2.11 HAL system peripheral handling

This chapter gives an overview of how the system peripherals are handled by the HAL drivers. The full API list is provided within each peripheral driver description section.

#### 2.11.1 Clock

Two main functions can be used to configure the system clock:

 HAL\_RCC\_OscConfig (RCC\_OscInitTypeDef \*RCC\_OscInitStruct). This function configures/enables multiple clock sources (HSE, HSI, LSE, LSI, PLL).

46/865 DocID025834 Rev 1

 HAL\_RCC\_ClockConfig (RCC\_ClkInitTypeDef \*RCC\_ClkInitStruct, uint32\_t FLatency). This function

- Selects the system clock source
- Configures AHB, APB1 and APB2 clock dividers
- Configures the number od Flash memory wait states
- Updates the SysTick configuration when HCLK clock changes.

Some peripheral clocks are not derived from the system clock (RTC, SDIO, I2S, SAI, Audio PLL...). In this case, the clock configuration is performed by an extended API defined in stm32f4xx\_hal\_ppp\_ex.c: HAL\_RCCEx\_PeriphCLKConfig(RCC\_PeriphCLKInitTypeDef \*PeriphClkInit).

Additional RCC HAL driver functions are available:

- HAL\_RCC\_Delnit() Clock de-init function that return clock configuration to reset state
- Get clock functions that allow retreiving various clock configurations (system clock, HCLK, PCLK1, PCLK2, ...)
- MCO and CSS configuration functions

A set of macros are defined in stm32f4xx\_hal\_rcc.h. They allows executing elementary operations on RCC block registers, such as peripherals clock gating/reset control:

- PPP\_CLK\_ENABLE/\_\_PPP\_CLK\_DISABLE to enable/disable the peripheral clock
- \_\_PPP\_FORCE\_RESET/\_\_PPP\_RELEASE\_RESET to force/release peripheral reset
- \_\_PPP\_CLK\_SLEEP\_ENABLE/\_\_PPP\_CLK\_SLEEP\_DISABLE to enable/disable the peripheral clock during low power (Sleep) mode.

#### 2.11.2 **GPIOs**

GPIO HAL APIs are the following:

- HAL\_GPIO\_Init() / HAL\_GPIO\_DeInit()
- HAL\_GPIO\_ReadPin() / HAL\_GPIO\_WritePin()
- HAL GPIO TogglePin ().

In addition to standard GPIO modes (input, output, analog), pin mode can be configured as EXTI with interrupt or event generation.

When selecting EXTI mode with interrupt generation, the user must call HAL\_GPIO\_EXTI\_IRQHandler() from stm32f4xx\_it.c and implement HAL\_GPIO\_EXTI\_Callback()

The table below describes the GPIO\_InitTypeDef structure field.

Table 12: Description of GPIO\_InitTypeDef structure

| Structure field | Description                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------|
| Pin             | Specifies the GPIO pins to be configured.  Possible values: GPIO_PIN_x or GPIO_PIN_All, where x[015] |



| Structure field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Mode            | Specifies the operating mode for the selected pins: GPIO mode or EXTI mode.  Possible values are:  • GPIO mode  - GPIO_MODE_INPUT: Input Floating  - GPIO_MODE_OUTPUT_PP: Output Push Pull  - GPIO_MODE_OUTPUT_OD: Output Open Drain  - GPIO_MODE_AF_PP: Alternate Function Push Pull  - GPIO_MODE_AF_OD: Alternate Function Open Drain  - GPIO_MODE_ANALOG: Analog mode  • External Interrupt Mode  - GPIO_MODE_IT_RISING: Rising edge trigger detection  - GPIO_MODE_IT_FALLING: Falling edge trigger detection  - GPIO_MODE_IT_RISING_FALLING: Rising/Falling edge trigger detection  • External Event Mode  - GPIO_MODE_EVT_RISING: Rising edge trigger detection  - GPIO_MODE_EVT_FALLING: Falling edge trigger detection  - GPIO_MODE_EVT_FALLING: Falling edge trigger detection  - GPIO_MODE_EVT_FALLING: Rising/Falling edge trigger detection |  |
| Pull            | Specifies the Pull-up or Pull-down activation for the selected pins.  Possible values are:  GPIO_NOPULL  GPIO_PULLUP  GPIO_PULLDOWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Speed           | Specifies the speed for the selected pins Possible values are: GPIO_SPEED_LOW GPIO_SPEED_MEDIUM GPIO_SPEED_FAST GPIO_SPEED_HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| Alternate       | Peripheral to be connected to the selected pins. Possible values: GPIO_AFx_PPP, where AFx: is the alternate function index PPP: is the peripheral instance Example: use GPIO_AF1_TIM1 to connect TIM1 IOs on AF1. These values are defined in the GPIO extended driver, since the AF mapping may change between product lines.  Refer to the "Alternate function mapping" table in the datasheets for the detailed description of the system and peripheral I/O alternate functions.                                                                                                                                                                                                                                                                                                                                                                    |  |

Please find below typical GPIO configuration examples:

Configuring GPIOs as output push-pull to drive external

```
LEDsGPIO InitStruct.Pin = GPIO PIN 12 | GPIO PIN 13 | GPIO PIN 14 | GPIO PIN 15;

GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;

GPIO_InitStruct.Pull = GPIO_PULLUP;

GPIO_InitStruct.Speed = GPIO_SPEED_FAST;

HAL GPIO Init(GPIOD, &GPIO InitStruct);
```

Configuring PA0 as external interrupt with falling edge sensitivity:

```
GPIO_InitStructure.Mode = GPIO_MODE_IT_FALLING;
GPIO_InitStructure.Pull = GPIO_NOPULL;
GPIO InitStructure.Pin = GPIO PIN 0;
HAL GPIO Init(GPIOA, &GPIO InitStructure);
```

• Configuring USART3 Tx (PC10, mapped on AF7) as alternate function:

```
GPIO_InitStruct.Pin = GPIO_PIN_10;
GPIO InitStruct.Mode = GPIO MODE AF PP;
GPIO InitStruct.Pull = GPIO PULLUP;
GPIO_InitStruct.Speed = GPIO_SPEED_FAST;
GPIO_InitStruct.Alternate = GPIO_AF7_USART3;
HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
```

## 2.11.3 Cortex NVIC and SysTick timer

The Cortex HAL driver, stm32f4xx\_hal\_cortex.c, provides APIs to handle NVIC and Systick. The supported APIs include:

- HAL NVIC SetPriorityGrouping()
- HAL NVIC SetPriority()
- HAL\_NVIC\_EnableIRQ()/HAL\_NVIC\_DisableIRQ()
- HAL\_NVIC\_SystemReset()
- HAL\_NVIC\_GetPendingIRQ() / HAL\_NVIC\_SetPendingIRQ () / HAL\_NVIC\_ClearPendingIRQ()
- HAL\_SYSTICK\_Config()
- HAL\_SYSTICK\_CLKSourceConfig()

## 2.11.4 PWR

The PWR HAL driver handles power management. The features shared between all STM32 Series are listed below:

- PVD configuration, enabling/disabling and interrupt handling
  - HAL\_PWR\_PVDConfig()
  - HAL\_PWR\_EnablePVD() / HAL\_PWR\_DisablePVD()
  - HAL PWR PVD IRQHandler()
  - HAL\_PWR\_PVDCallback()
- Wakeup pin configuration
  - HAL PWR EnableWakeUpPin() / HAL PWR DisableWakeUpPin()
- Low power mode entry
  - HAL\_PWR\_EnterSLEEPMode()
  - HAL PWR EnterSTOPMode()
  - HAL\_PWR\_EnterSTANDBYMode()

Depending on the STM32 Series, extension functions are available in stm32f4xx\_hal\_pwr\_ex. Here are a few examples (the list is not exhaustive)



- Backup domain registers enable/disable
  - HAL\_PWREx\_EnableBkUpReg() / HAL\_PWREx\_DisableBkUpReg()
- Flash overdrive control and flash power-down, for STM32F429/F439xx only
  - HAL\_PWREx\_ActivateOverDrive()
  - HAL\_PWREx\_EnableFlashPowerDown().

#### 2.11.5 EXTI

The EXTI is not considered as a standalone peripheral but rather as a service used by other peripheral. As a result there are no EXTI APIs but each peripheral HAL driver implements the associated EXTI configuration and EXTI function are implemented as macros in its header file.

The first 16 EXTI lines connected to the GPIOs are managed within the GPIO driver. The GPIO\_InitTypeDef structure allows configuring an I/O as external interrupt or external event.

The EXTI lines connected internally to the PVD, RTC, USB, and COMP are configured within the HAL drivers of these peripheral through the macros given in the table below. The EXTI internal connections depend on the targeted STM32 microcontroller (refer to the product datasheet for more details):

| Macros                                | Description                                                                                                                                                                                                                            |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PPP_EXTI_LINE_FUNCTION                | Defines the EXTI line connected to the internal peripheral.  Example:  #define PWR_EXTI_LINE_PVD ((uint32_t)0x00010000)  /*! <external *="" 16="" <="" connected="" exti="" interrupt="" line="" pvd="" td="" the="" to=""></external> |
| HAL_PPP_EXTI_ENABLE_IT(EXTI_LINE)     | Enables a given EXTI line  Example: HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)                                                                                                                                                          |
| HAL_PPP_EXTI_DISABLE_IT(EXTI_LINE)    | Disables a given EXTI line.  Example: HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)                                                                                                                                                       |
| HAL_PPP_EXTI_GET_FLAG(EXTI_LINE)      | Gets a given EXTI line interrupt flag pending bit status.  Example: HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)                                                                                                                           |
| HAL_PPP_EXTI_CLEAR_FLAG(EXTI_LINE)    | Clears a given EXTI line interrupt flag pending bit.  Example; HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)                                                                                                                              |
| HAL_PPP_EXTI_GENERATE_SWIT(EXTI_LINE) | Generates a software interrupt for a given EXTI line.  Example: HAL_PVD_EXTI_ GENERATE_SWIT (PWR_EXTI_LINE_PVD)                                                                                                                        |

If the EXTI interrupt mode is selected, the user application must call HAL\_PPP\_FUNCTION\_IRQHandler() (for example HAL\_PWR\_PVD\_IRQHandler()), from stm32f4xx\_it.c file, and implement HAL\_PPP\_FUNCTIONCallback() callback function (for example HAL\_PWR\_PVDCallback().

#### 2.11.6 DMA

The DMA HAL driver allows enabling and configuring the peripheral to be connected to the DMA Stream (except for internal SRAM/FLASH memory which do not require any

initialization). Refer to the product reference manual for details on the DMA request corresponding to each peripheral.

For a given stream, HAL\_DMA\_Init() API allows programming the required configuration through the following parameters:

- Transfer Direction
- Source and Destination data formats
- Circular, Normal or peripheral flow control mode
- Stream Priority level
- Source and Destination Increment mode
- FIFO mode and its Threshold (if needed)
- Burst mode for Source and/or Destination (if needed).

#### Two operating modes are available:

- Polling mode I/O operation
  - a. Use HAL\_DMA\_Start() to start DMA transfer when the source and destination addresses and the Length of data to be transferred have been configured.
  - b. Use HAL\_DMA\_PollForTransfer() to poll for the end of current transfer. In this case a fixed timeout can be configured depending on the user application.
- Interrupt mode I/O operation
  - a. Configure the DMA interrupt priority using HAL\_NVIC\_SetPriority()
  - b. Enable the DMA IRQ handler using HAL\_NVIC\_EnableIRQ()
  - c. Use HAL\_DMA\_Start\_IT() to start DMA transfer when the source and destination addresses and the length of data to be transferred have been configured. In this case the DMA interrupt is configured.
  - d. Use HAL\_DMA\_IRQHandler() called under DMA\_IRQHandler() Interrupt subroutine
  - e. When data transfer is complete, HAL\_DMA\_IRQHandler() function is executed and a user function can be called by customizing XferCpltCallback and XferErrorCallback function pointer (i.e. a member of DMA handle structure).

Additional functions and macros are available to ensure efficient DMA management:

- Use HAL\_DMA\_GetState() function to return the DMA state and HAL\_DMA\_GetError() in case of error detection.
- Use HAL\_DMA\_Abort() function to abort the current transfer

The most used DMA HAL driver macros are the following:

- HAL DMA ENABLE: enablse the specified DMA Stream.
- \_\_HAL\_DMA\_DISABLE: disables the specified DMA Stream.
- \_\_HAL\_DMA\_GET\_FS: returns the current DMA Stream FIFO filled level.
- HAL DMA GET FLAG: gets the DMA Stream pending flags.
- \_\_HAL\_DMA\_CLEAR\_FLAG: clears the DMA Stream pending flags.
- \_\_HAL\_DMA\_ENABLE\_IT: enables the specified DMA Stream interrupts.
- HAL DMA DISABLE IT: disables the specified DMA Stream interrupts.
- \_\_HAL\_DMA\_GET\_IT\_SOURCE: checks whether the specified DMA stream interrupt has occurred or not.



When a peripheral is used in DMA mode, the DMA initialization should be done in the HAL\_PPP\_MspInit() callback. In addition, the user application should associate the DMA handle to the PPP handle (refer to section "HAL IO operation functions").



DMA double-buffering feature is handled as an extension API.



DMA channel callbacks need to be initialized by the user application only in case of memory-to-memory transfer. However when peripheral-to-memory transfers are used, these callbacks are automatically initialized by calling a process API function that uses the DMA.

## 2.12 How to use HAL drivers

## 2.12.1 HAL usage models

The following figure shows the typical use of the HAL driver and the interaction between the application user, the HAL driver and the interrupts.



Figure 7: HAL driver model

Basically, the HAL driver APIs are called from user files and optionally from interrupt handlers file when the APIs based on the DMA or the PPP peripheral dedicated interrupts are used.

When DMA or PPP peripheral interrupts are used, the PPP process complete callbacks are called to inform the user about the process completion in real-time event mode (interrupts). Note that the same process completion callbacks are used for DMA in interrupt mode.

#### 2.12.2 HAL initialization

#### 2.12.2.1 HAL global initialization

In addition to the peripheral initialization and de-initialization functions, a set of APIs are provided to initialize the HAL core implemented in file stm32f4xx\_hal.c.

- HAL\_Init(): this function must be called at application startup to
  - Initialize data/instruction cache and pre-fetch queue
  - Set Systick timer to generate an interrupt each 1ms (based on HSI clock) with the lowest priority
  - Set priority grouping to 4 preemption bits
  - Call HAL\_MspInit() user callback function to perform system level initializations (Clock, GPIOs, DMA, interrupts). HAL\_MspInit() is defined as "weak" empty function in the HAL drivers.
- HAL DeInit()
  - Resets all peripherals
  - Calls function HAL\_MspDeInit() which a is user callback function to do system level De-Initalizations.
- HAL\_GetTick(): this function gets current SysTick counter value (incremented in SysTick interrupt) used by peripherals drivers to handle timeouts.
- HAL\_Delay(). this function implements a delay (expressed in milliseconds) using the SysTick timer.

Care must be taken when using HAL\_Delay() since this function provides an accurate delay (expressed in milliseconds) based on a variable incremented in SysTick ISR. This means that if HAL\_Delay() is called from a peripheral ISR, then the SysTick interrupt must have highest priority (numerically lower) than the peripheral interrupt, otherwise the caller ISR will be blocked.



In STM32Cube V1.0 implemented in STM32CubeF2 and STM32CubeF4 first versions, the SysTick timer is used as default timebase. This has been modified to allow implementing user-defined timebases (such as a general-purpose timer), keeping in mind that the timebase duration must be kept at 1 ms since all PPP\_TIMEOUT\_VALUEs are defined and handled in milliseconds. This enhancement is implemented in STM32Cube V1.1 that is deployed starting from STM32CubeL0/F0/F3 and later. This modification is backward compatible with STM32Cube V1.0 implementation. Functions affecting timebase configurations are declared as Weak to allow different implementations in the user file.

#### 2.12.2.2 HAL clock initialization

The clock configuration is done at the beginning of the user code. However the user can change the configuration of the clock in his own code. Please find below the typical Clock configuration sequence:

```
static void SystemClock Config(void)
{
RCC ClkInitTypeDef RCC ClkInitStruct;
RCC_OscInitTypeDef RCC_OscInitStruct;
/* Enable HSE Oscillator and activate PLL with HSE as source */
RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
```



```
RCC OscInitStruct.HSEState = RCC HSE ON; RCC OscInitStruct.PLL.PLLState =
RCC_PLL_ON;
RCC OscInitStruct.PLL.PLLSource = RCC PLLSOURCE HSE;
RCC OscInitStruct.PLL.PLLM = 25; RCC OscInitStruct.PLL.PLLN = 336;
RCC OscInitStruct.PLL.PLLP = RCC PLLP DIV2;
RCC OscInitStruct.PLL.PLLQ = 7;
HAL_RCC_OscConfig(&RCC_OscInitStruct);
/* Select PLL as system clock source and configure the HCLK, PCLK1 and PCLK2 clocks
dividers */
RCC ClkInitStruct.ClockType = (RCC CLOCKTYPE SYSCLK | RCC CLOCKTYPE HCLK |
RCC CLOCKTYPE PCLK1 | RCC CLOCKTYPE PCLK2);
RCC ClkInitStruct.SYSCLKSource = RCC SYSCLKSOURCE PLLCLK;
RCC ClkInitStruct.AHBCLKDivider = RCC SYSCLK DIV1;
RCC ClkInitStruct.APB1CLKDivider = RCC HCLK DIV4;
RCC ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
HAL RCC ClockConfig(&RCC ClkInitStruct, FLASH LATENCY 5); }
```

### 2.12.2.3 HAL MSP initialization process

The peripheral initialization is done through  $HAL\_PPP\_Init()$  while the hardware resources initialization used by a peripheral (PPP) is performed during this initialization by calling MSP callback function  $HAL\_PPP\_MspInit()$ .

The MspInit callback performs the low level initialization related to the different additional hardware resources: RCC, GPIO, NVIC and DMA.

All the HAL drivers with handles include two MSP callbacks for initialization and deinitialization:

```
/**
* @brief Initializes the PPP MSP.
* @param hppp: PPP handle
* @retval None */
void    weak HAL PPP MspInit(PPP HandleTypeDef *hppp) {
    /* NOTE : This function Should not be modified, when the callback is needed,
    the HAL PPP MspInit could be implemented in the user file */
}
/**
* @brief DeInitializes PPP MSP.
* @param hppp: PPP handle
* @retval None */
void _ weak HAL PPP MspDeInit(PPP HandleTypeDef *hppp) {
    /* NOTE : This function Should not be modified, when the callback is needed,
    the HAL PPP MspDeInit could be implemented in the user file */
}
```

The MSP callbacks are declared empty as weak functions in each peripheral driver. The user can use them to set the low level initialization code or omit them and use his own initialization routine.

The HAL MSP callback is implemented inside the *stm32f4xx\_hal\_msp.c* file in the user folders. An *stm32f4xx\_hal\_msp.c* file template is located in the HAL folder and should be copied to the user folder. It can be generated automatically by STM32CubeMX tool and further modified. Note that all the routines are declared as weak functions and could be overwritten or removed to use user low level initialization code.

*Stm32f4xx\_hal\_msp.c* file contains the following functions:

**Table 14: MSP functions** 

| Routine                | Description                          |
|------------------------|--------------------------------------|
| void HAL_MspInit()     | Global MSP initialization routine    |
| void HAL_MspDeInit()   | Global MSP de-initialization routine |
| void HAL_PPP_MspInit() | PPP MSP initialization routine       |

| Routine                  | Description                       |
|--------------------------|-----------------------------------|
| void HAL_PPP_MspDeInit() | PPP MSP de-initialization routine |

By default, if no peripheral needs to be de-initialized during the program execution, the whole MSP initialization is done in  $Hal\_MspInit()$  and MSP De-Initialization in the  $Hal\_MspDeInit()$ . In this case the  $Hal\_PPP\_MspInit()$  and  $Hal\_PPP\_MspDeInit()$  are not implemented.

When one or more peripherals needs to be de-initialized in run time and the low level resources of a given peripheral need to be released and used by another peripheral, HAL\_PPP\_MspInit() and HAL\_PPP\_MspInit() are implemented for the concerned peripheral and other peripherals initialization and de-Initialization are kept in the global HAL\_MspInit() and the HAL\_MspDeInit().

If there is nothing to be initialized by the global  $HAL\_MspInit()$  and  $HAL\_MspDeInit()$ , the two routines can simply be omitted.

## 2.12.3 HAL IO operation process

The HAL functions with internal data processing like Transmit, Receive, Write and Read are generally provided with three data processing modes as follows:

- Polling mode
- Interrupt mode
- DMA mode

#### 2.12.3.1 Polling mode

In polling mode, the HAL functions return the process status when the data processing in blocking mode is complete. The operation is considered complete when the function returns the HAL\_OK status, otherwise an error status is returned. The user can get more information through the HAL\_PPP\_GetState() function. The data processing is handled internally in a loop. A timeout (expressed in ms) is used to prevent process hanging.

The example below shows the typical polling mode processing sequence :

```
HAL_StatusTypeDef HAL_PPP_Transmit ( PPP_HandleTypeDef * phandle, uint8_t
pData,
int16_tSize,uint32_tTimeout)
{
   if((pData == NULL ) || (Size == 0))
{
    return HAL_ERROR;
}
(...) while (data processing is running)
{
   if( timeout reached )
{
    return HAL_TIMEOUT;
}
}
(...)
return HELIAC; }
```

## 2.12.3.2 Interrupt mode

In Interrupt mode, the HAL function returns the process status after starting the data processing and enabling the appropriate interruption. The end of the operation is indicated by a callback declared as a weak function. It can be customized by the user to be informed



in real-time about the process completion. The user can also get the process status through the *HAL PPP GetState()* function.

In interrupt mode, four functions are declared in the driver:

- HAL\_PPP\_Process\_IT(): launch the process
- HAL\_PPP\_IRQHandler(): the global PPP peripheral interruption
- \_\_weak HAL\_PPP\_ProcessCpltCallback (): the callback relative to the process completion.
- \_\_weak HAL\_PPP\_ProcessErrorCallback(): the callback relative to the process Error.

To use a process in interrupt mode,  $HAL\_PPP\_Process\_IT()$  is called in the user file and  $HAL\_PPP\_IRQHandler$  in  $stm32f4xx\_it.c.$ 

The HAL\_PPP\_ProcessCpltCallback() function is declared as weak function in the driver. This means that the user can declare it again in the application. The function in the driver is not modified.

An example of use is illustrated below:

main.c file:

```
UART_HandleTypeDef UartHandle;
int main(void)
{
   /* Set User Parameters */
UartHandle.Init.BaudRate = 9600;
UartHandle.Init.WordLength = UART DATABITS 8;
UartHandle.Init.StopBits = UART_STOPBITS_1;
UartHandle.Init.Parity = UART_PARITY_NONE;
UartHandle.Init.HwFlowCtl = UART HWCONTROL NONE;
UartHandle.Init.Mode = UART MODE TX RX;
UartHandle.Init.Instance = USART3;
HAL_UART_Init(&UartHandle);
HAL_UART_SendIT(&UartHandle, TxBuffer, sizeof(TxBuffer));
while (1);
}
void HAL_UART_TxCpltCallback(UART HandleTypeDef *huart)
{
}
void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
{
}
```

#### stm32f4xx\_it.cfile:

```
extern UART HandleTypeDef UartHandle;
void USART3 IRQHandler(void)
{
HAL_UART_IRQHandler(&UartHandle);
}
```

#### 2.12.3.3 DMA mode

In DMA mode, the HAL function returns the process status after starting the data processing through the DMA and after enabling the appropriate DMA interruption. The end of the operation is indicated by a callback declared as a weak function and can be customized by the user to be informed in real-time about the process completion. The user can also get the process status through the <code>HAL\_PPP\_GetState()</code> function. For the DMA mode, three functions are declared in the driver:

- HAL\_PPP\_Process\_DMA(): launch the process
- HAL\_PPP\_DMA\_IRQHandler(): the DMA interruption used by the PPP peripheral
- \_\_weak HAL\_PPP\_ProcessCpltCallback(): the callback relative to the process completion.
- \_\_weak HAL\_PPP\_ErrorCpltCallback(): the callback relative to the process Error.

To use a process in DMA mode,  $HAL\_PPP\_Process\_DMA()$  is called in the user file and the  $HAL\_PPP\_DMA\_IRQHandler()$  is placed in the  $stm32f4xx\_it.c$ . When DMA mode is used, the DMA initialization is done in the  $HAL\_PPP\_MspInit()$  callback. The user should also associate the DMA handle to the PPP handle. For this purpose, the handles of all the peripheral drivers that use the DMA must be declared as follows:

```
typedef struct
{
PPP_TypeDef *Instance; /* Register base address */
PPP InitTypeDef Init; /* PPP communication parameters */
HAL StateTypeDef State; /* PPP communication state */
(...)
DMA_HandleTypeDef *hdma; /* associated DMA handle */
} PPP HandleTypeDef;
```

The initialization is done as follows (UART example):

```
int main (void)
/* Set User Parameters */
UartHandle.Init.BaudRate = 9600;
UartHandle.Init.WordLength = UART DATABITS 8;
UartHandle.Init.StopBits = UART STOPBITS 1;
UartHandle.Init.Parity = UART PARITY NONE;
UartHandle.Init.HwFlowCtl = UART HWCONTROL NONE;
UartHandle.Init.Mode = UART MODE TX RX;
UartHandle.Init.Instance = UART3;
HAL UART Init(&UartHandle);
(..)
void HAL USART MspInit (UART HandleTypeDef * huart)
static DMA HandleTypeDef hdma tx;
static DMA HandleTypeDef hdma rx;
(...)
 __HAL_LINKDMA(UartHandle, DMA_Handle_tx, hdma tx);
     HAL LINKDMA (UartHandle, DMA Handle rx, hdma rx);
(...)
```

The HAL\_PPP\_ProcessCpltCallback() function is declared as weak function in the driver that means, the user can declare it again in the application code. The function in the driver should not be modified.

An example of use is illustrated below:

main.c file:

```
UART HandleTypeDef UartHandle;
int main(void)
{
   /* Set User Paramaters */
   UartHandle.Init.BaudRate = 9600;
   UartHandle.Init.WordLength = UART DATABITS 8;
   UartHandle.Init.StopBits = UART STOPBITS 1;
   UartHandle.Init.Parity = UART PARITY NONE;
   UartHandle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
   UartHandle.Init.Mode = UART_MODE_TX_RX; UartHandle.Init.Instance = USART3;
   HAL_UART_Init(&UartHandle);
   HAL UART Send DMA(&UartHandle, TxBuffer, sizeof(TxBuffer));
   while (1);
}
void HAL UART TxCpltCallback(UART HandleTypeDef *phuart)
```



```
{
}
void HAL_UART_TxErrorCallback(UART_HandleTypeDef *phuart)
{
}
```

#### stm32f4xx it.c file:

```
extern UART HandleTypeDef UartHandle;
void DMAx IRQHandler(void)
{
HAL_DMA_IRQHandler(&UartHandle.DMA_Handle_tx);
}
```

HAL\_USART\_TxCpltCallback() and HAL\_USART\_ErrorCallback() should be linked in the HAL\_PPP\_Process\_DMA() function to the DMA transfer complete callback and the DMA transfer Error callback by using the following statement:

```
HAL PPP Process DMA (PPP HandleTypeDef *hppp, Params...)
{
  (...)
hppp->DMA_Handle->XferCpltCallback = HAL_UART_TxCpltCallback;
hppp->DMA_Handle->XferErrorCallback = HAL_UART_ErrorCallback;
  (...)
}
```

## 2.12.4 Timeout and error management

### 2.12.4.1 Timeout management

The timeout is often used for the APIs that operate in polling mode. It defines the delay during which a blocking process should wait till an error is returned. An example is provided below:

```
HAL StatusTypeDef HAL DMA PollForTransfer(DMA HandleTypeDef *hdma, uint32 t CompleteLevel, uint32_t Timeout)
```

The timeout possible value are the following:

**Table 15: Timeout values** 

| Timeout value                       | Description                                |
|-------------------------------------|--------------------------------------------|
| 0                                   | No poll : Immediate process check and exit |
| 1 (HAL_MAX_DELAY -1) <sup>(1)</sup> | Timeout in ms                              |
| HAL_MAX_DELAY (1)                   | Infinite poll till process is successful   |

#### Notes:

(1)HAL\_MAX\_DELAY is defined in the stm32fxxx\_hal\_def.h as 0xFFFFFFFF

However, in some cases, a fixed timeout is used for system peripherals or internal HAL driver processes. In these cases, the timeout has the same meaning and is used in the same way, except when it is defined locally in the drivers and cannot be modified or introduced as an argument in the user application.

## Example of fixed timeout:

```
#define LOCAL_PROCESS_TIMEOUT 100
HAL_StatusTypeDef HAL_PPP_Process(PPP_HandleTypeDef)
{
    (...)
    timeout = HAL GetTick() + LOCAL PROCESS TIMEOUT;
    (...)
    while(ProcessOngoing)
{
```

```
(...)
if(HAL_GetTick() >= timeout)
{
  /* Process unlocked */
   HAL UNLOCK(hppp);
hppp->State= HAL PPP STATE TIMEOUT;
return HAL_PPP_STATE_TIMEOUT;
}
}
(...)
}
```

The following example shows how to use the timeout inside the polling functions:

## 2.12.4.2 Error management

The HAL drivers implement a check for the following items:

• Valid parameters: for some process the used parameters should be valid and already defined, otherwise the system can crash or go into an undefined state. These critical parameters are checked before they are used (see example below).

```
HAL_StatusTypeDef HAL_PPP_Process(PPP_HandleTypeDef* hppp, uint32_t *pdata, uint32
Size)
{
if ((pData == NULL ) || (Size == 0))
{
   return HAL_ERROR;
}
}
```

 Valid handle: the PPP peripheral handle is the most important argument since it keeps the PPP driver vital parameters. It is always checked in the beginning of the HAL\_PPP\_Init() function.

```
HAL StatusTypeDef HAL PPP Init(PPP HandleTypeDef* hppp)
{
  if (hppp == NULL) //the handle should be already allocated
  {
   return HAL_ERROR;
  }
}
```

 Timeout error: the following statement is used when a timeout error occurs: while (Process ongoing)

```
{
  timeout = HAL_GetTick() + Timeout; while (data processing is running)
{
```



```
if(timeout) { return HAL_TIMEOUT;
}
```

When an error occurs during a peripheral process,  $HAL\_PPP\_Process$  () returns with a  $HAL\_ERROR$  status. The HAL PPP driver implements the  $HAL\_PPP\_GetError$  () to allow retrieving the origin of the error.

```
HAL_PPP_ErrorTypeDef HAL_PPP_GetError (PPP_HandleTypeDef *hppp);
```

In all peripheral handles, a *HAL\_PPP\_ErrorTypeDef* is defined and used to store the last error code.

```
typedef struct
{
    PPP_TypeDef * Instance; /* PPP registers base address */
    PPP InitTypeDef Init; /* PPP initialization parameters */
    HAL LockTypeDef Lock; /* PPP locking object */
    __IO HAL_PPP_StateTypeDef State; /* PPP state */
    __IO HAL_PPP_ErrorTypeDef ErrorCode; /* PPP Error code */
    (...)
    /* PPP specific parameters */
}
PPP_HandleTypeDef;
```

The error state and the peripheral global state are always updated before returning an error:

```
PPP->State = HAL_PPP_READY; /* Set the peripheral ready */
PP->ErrorCode = HAL ERRORCODE; /* Set the error code */
HAL UNLOCK(PPP); /* Unlock the PPP resources */
return HAL_ERROR; /*return with HAL error */
```

HAL\_PPP\_GetError () must be used in interrupt mode in the error callback:

```
void HAL_PPP_ProcessCpltCallback(PPP_HandleTypeDef *hspi)
{
   ErrorCode = HAL PPP GetError (hppp); /* retreive error code */
}
```

#### 2.12.4.3 Run-time checking

The HAL implements run-time failure detection by checking the input values of all HAL drivers functions. The run-time checking is achieved by using an assert\_param macro. This macro is used in all the HAL drivers' functions which have an input parameter. It allows verifying that the input value lies within the parameter allowed values.

To enable the run-time checking, use the assert\_param macro, and leave the define **USE FULL ASSERT** uncommented in stm32f34xx hal conf.h file.

```
void HAL UART Init(UART HandleTypeDef *huart)
 (..) /* Check the parameters */
assert param(IS UART INSTANCE(huart->Instance));
assert_param(IS_UART_BAUDRATE(huart->Init.BaudRate));
assert_param(IS_UART_WORD_LENGTH(huart->Init.WordLength));
assert param(IS UART STOPBITS(huart->Init.StopBits));
assert param(IS UART PARITY(huart->Init.Parity));
assert param(IS UART MODE(huart->Init.Mode));
assert param(IS UART HARDWARE FLOW CONTROL(huart->Init.HwFlowCtl));
 (..)
/** @defgroup UART_Word_Length *
@ {
#define UART WORDLENGTH 8B ((uint32 t)0x0000000)
#define UART WORDLENGTH_9B ((uint32_t)USART_CR1_M)
#define IS_UART_WORD_LENGTH(LENGTH) (((LENGTH) == UART_WORDLENGTH_8B) ||
\ ((LENGTH) == UART WORDLENGTH 9B))
```

If the expression passed to the assert\_param macro is false, the assert\_failed function is called and returns the name of the source file and the source line number of the call that failed. If the expression is true, no value is returned.

The assert\_param macro is implemented in stm32f4xx\_hal\_conf.h:

The assert\_failed function is implemented in the main.c file or in any other user C file:

```
#ifdef USE_FULL_ASSERT /**
  * @brief Reports the name of the source file and the source line number
  * where the assert_param error has occurred.
  * @param file: pointer to the source file name
  * @param line: assert param error line source number
  * @retval None */
  void assert_failed(uint8_t* file, uint32_t line)
  {
    /* User can add his own implementation to report the file name and line number,
    ex: printf("Wrong parameters value: file %s on line %d\r\n", file, line) */
    while (1)
  {
    }
}
```



Because of the overhead run-time checking introduces, it is recommended to use it during application code development and debugging, and to remove it from the final application to improve code size and speed.

HAL common driver UM1725

## 3 HAL common driver

## 3.1 HAL Firmware driver API description

The following section lists the various functions of the HAL library.

#### 3.1.1 How to use this driver

The common HAL driver contains a set of generic and common APIs that can be used by the PPP peripheral drivers and the user to start using the HAL.

The HAL contains two APIs' categories:

- Common HAL APIs
- Services HAL APIs

#### 3.1.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the Flash interface the NVIC allocation and initial clock configuration. It
  initializes the systick also when timeout is needed and the backup domain when
  enabled.
- de-Initialize common part of the HAL
- HAL\_Init()
- HAL\_DeInit()
- HAL\_MspInit()
- HAL\_MspDeInit()

#### 3.1.3 HAL Control functions

This section provides functions allowing to:

- Provide a tick value in millisecond
- Provide a blocking delay in millisecond
- Get the HAL API driver version
- Get the device identifier
- Get the device revision identifier
- Enable/Disable Debug module during SLEEP mode
- Enable/Disable Debug module during STOP mode
- Enable/Disable Debug module during STANDBY mode
- HAL\_IncTick()
- HAL GetTick()
- HAL Delay()
- HAL\_GetHalVersion()
- HAL\_GetREVID()
- HAL GetDEVID()
- HAL\_EnableDBGSleepMode()
- HAL\_DisableDBGSleepMode()
- HAL\_EnableDBGStopMode()

UM1725 HAL common driver

- HAL\_DisableDBGStopMode()
- HAL\_EnableDBGStandbyMode()
- HAL\_DisableDBGStandbyMode()
- HAL\_EnableCompensationCell()
- HAL\_DisableCompensationCell()
- HAL\_EnableMemorySwappingBank()HAL\_DisableMemorySwappingBank()

#### 3.1.4 Initialization and de-initialization Functions

## 3.1.4.1 HAL\_Init

Function Name HAL\_StatusTypeDef HAL\_Init (void)

Function Description This function is used to initialize the HAL Library; it must be the

first instruction to be executed in the main program (before to call any other HAL function), it performs the following: Configure the

Flash prefetch, instruction and Data caches.

Parameters • None.

Return values • HAL status

 SysTick is used as time base for the HAL\_Delay() function, the application need to ensure that the SysTick time base is always set to 1 millisecond to have correct HAL operation.

#### 3.1.4.2 HAL\_Delnit

Function Name HAL StatusTypeDef HAL Delnit (void)

Function Description This function de-Initializes common part of the HAL and stops the

systick.

Parameters • None.

Return values 
• HAL status

Notes • None.

#### 3.1.4.3 HAL\_MspInit

HAL common driver UM1725

Function Name void HAL\_MspInit (void)

Function Description Initializes the MSP.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.4.4 HAL\_MspDeInit

Function Name void HAL\_MspDeInit (void)

Function Description Delnitializes the MSP.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5 HAL Control functions

## 3.1.5.1 HAL\_IncTick

Function Name void HAL\_IncTick (void)

Function Description This function is called from SysTick ISR each 1 millisecond, to

increment a global variable "uwTick" used as time base.

Parameters • None.
Return values • None.
Notes • None.

#### 3.1.5.2 HAL\_GetTick

UM1725 HAL common driver

**Function Name** 

#### uint32\_t HAL\_GetTick (void)

**Function Description** 

Povides a tick value in millisecond.

**Parameters** 

None.

Return values

tick value

Notes

None.

## 3.1.5.3 **HAL\_Delay**

**Function Name** 

void HAL\_Delay ( \_\_IO uint32\_t Delay)

**Function Description** 

Provides a blocking delay in millisecond.

**Parameters** 

Delay: specifies the delay time length, in milliseconds.

Return values

None.

Notes

 Care must be taken when using HAL\_Delay(), this function provides accurate delay (in milliseconds) based on variable incremented in SysTick ISR. This implies that if HAL\_Delay() is called from a peripheral ISR process, then the SysTick interrupt must have higher priority (numerically lower) than the peripheral interrupt. Otherwise the caller ISR process will be blocked. To change the SysTick interrupt priority you have to use HAL\_NVIC\_SetPriority() function.

#### 3.1.5.4 HAL GetHalVersion

Function Name uint32\_t HAL\_GetHalVersion (void)

**Function Description** 

Returns the HAL revision.

Parameters

None.

Return values

version : 0xXYZR (8bits for each decimal, R for RC)

Notes

None.

HAL common driver UM1725

## 3.1.5.5 HAL\_GetREVID

Function Name uint32\_t HAL\_GetREVID (void)

Function Description Returns the device revision identifier.

Parameters • None.

Return values • Device revision identifier

Notes • None.

#### 3.1.5.6 HAL\_GetDEVID

Function Name uint32\_t HAL\_GetDEVID (void)

Function Description Returns the device identifier.

Parameters • None.

Return values • Device identifier

Notes • None.

## 3.1.5.7 HAL\_EnableDBGSleepMode

Function Name void HAL\_EnableDBGSleepMode (void)

Function Description Enable the Debug Module during SLEEP mode.

Parameters • None.
Return values • None.

Notes • None.

### 3.1.5.8 HAL\_DisableDBGSleepMode

UM1725 HAL common driver

Function Name void HAL\_DisableDBGSleepMode (void)

Function Description Disable the Debug Module during SLEEP mode.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5.9 HAL\_EnableDBGStopMode

Function Name void HAL\_EnableDBGStopMode (void)

Function Description Enable the Debug Module during STOP mode.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5.10 HAL\_DisableDBGStopMode

Function Name void HAL\_DisableDBGStopMode (void)

Function Description Disable the Debug Module during STOP mode.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5.11 HAL\_EnableDBGStandbyMode

Function Name void HAL\_EnableDBGStandbyMode (void)

HAL common driver UM1725

Function Description Enable the Debug Module during STANDBY mode.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5.12 HAL\_DisableDBGStandbyMode

Function Name void HAL\_DisableDBGStandbyMode (void)

Function Description Disable the Debug Module during STANDBY mode.

Parameters • None.
Return values • None.
Notes • None.

## 3.1.5.13 HAL\_EnableCompensationCell

Function Name void HAL\_EnableCompensationCell (void)

Function Description Enables the I/O Compensation Cell.

Return values 

None.

Notes

• The I/O compensation cell can be used only when the device supply voltage ranges from 2.4 to 3.6 V.

## 3.1.5.14 HAL\_DisableCompensationCell

Function Name void HAL\_DisableCompensationCell (void)

Function Description Power-down the I/O Compensation Cell.

Return values 

None.

UM1725 HAL common driver

Notes

The I/O compensation cell can be used only when the device supply voltage ranges from 2.4 to 3.6 V.

## 3.1.5.15 HAL\_EnableMemorySwappingBank

Function Name void HAL

void HAL\_EnableMemorySwappingBank ( void )

**Function Description** 

Enables the Internal FLASH Bank Swapping.

Return values

Notes

- None.
- This function can be used only for STM32F42xxx/43xxx devices
- Flash Bank2 mapped at 0x08000000 (and aliased @0x00000000) and Flash Bank1 mapped at 0x08100000 (and aliased at 0x00100000)

#### 3.1.5.16 HAL\_DisableMemorySwappingBank

Function Name

void HAL\_DisableMemorySwappingBank (void)

**Function Description** 

Disables the Internal FLASH Bank Swapping.

Return values

Notes

- None.
- This function can be used only for STM32F42xxx/43xxx devices.
- The default state: Flash Bank1 mapped at 0x08000000 (and aliased @0x0000 0000) and Flash Bank2 mapped at 0x08100000 (and aliased at 0x00100000)

## 3.2 HAL Firmware driver defines

## 3.2.1 HAL

HAL

HAL ADC Generic Driver \_\_\_\_\_\_ UM1725

## 4 HAL ADC Generic Driver

## 4.1 ADC Firmware driver registers structures

## 4.1.1 ADC\_HandleTypeDef

ADC\_HandleTypeDef is defined in the stm32f4xx\_hal\_adc.h Data Fields

- ADC\_TypeDef \* Instance
- ADC\_InitTypeDef Init
- IO uint32 t NbrOfCurrentConversionRank
- DMA\_HandleTypeDef \* DMA\_Handle
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_ADC\_StateTypeDef State
- \_\_IO uint32\_t ErrorCode

#### **Field Documentation**

- ADC\_TypeDef\* ADC\_HandleTypeDef::Instance
  - Register base address
- ADC\_InitTypeDef ADC\_HandleTypeDef::Init
  - ADC required parameters
- \_\_IO uint32\_t ADC\_HandleTypeDef::NbrOfCurrentConversionRank
  - ADC number of current conversion rank
- DMA\_HandleTypeDef\* ADC\_HandleTypeDef::DMA\_Handle
  - Pointer DMA Handler
- HAL\_LockTypeDef ADC\_HandleTypeDef::Lock
  - ADC locking object
- \_\_IO HAL\_ADC\_StateTypeDef ADC\_HandleTypeDef::State
  - ADC communication state
- IO uint32 t ADC HandleTypeDef::ErrorCode
  - ADC Error code

#### 4.1.2 ADC\_InitTypeDef

ADC\_InitTypeDef is defined in the stm32f4xx\_hal\_adc.h

#### **Data Fields**

- uint32\_t ClockPrescaler
- uint32\_t Resolution
- uint32\_t DataAlign
- uint32\_t ScanConvMode
- uint32\_t EOCSelection
- uint32 t ContinuousConvMode

UM1725 HAL ADC Generic Driver

- uint32\_t DMAContinuousRequests
- uint32 t NbrOfConversion
- uint32 t DiscontinuousConvMode
- uint32 t NbrOfDiscConversion
- uint32 t ExternalTrigConvEdge
- uint32 t ExternalTrigConv

#### **Field Documentation**

#### uint32\_t ADC\_InitTypeDef::ClockPrescaler

 Select the frequency of the clock to the ADC. The clock is common for all the ADCs. This parameter can be a value of ADC\_ClockPrescaler

#### uint32\_t ADC\_InitTypeDef::Resolution

 Configures the ADC resolution dual mode. This parameter can be a value of ADC Resolution

#### uint32\_t ADC\_InitTypeDef::DataAlign

 Specifies whether the ADC data alignment is left or right. This parameter can be a value of ADC\_data\_align

#### • uint32\_t ADC\_InitTypeDef::ScanConvMode

 Specifies whether the conversion is performed in Scan (multi channels) or Single (one channel) mode. This parameter can be set to ENABLE or DISABLE

#### • uint32\_t ADC\_InitTypeDef::EOCSelection

 Specifies whether the EOC flag is set at the end of single channel conversion or at the end of all conversions. This parameter can be a value of ADC EOCSelection

#### • uint32\_t ADC\_InitTypeDef::ContinuousConvMode

Specifies whether the conversion is performed in Continuous or Single mode.
 This parameter can be set to ENABLE or DISABLE.

#### • uint32\_t ADC\_InitTypeDef::DMAContinuousRequests

 Specifies whether the DMA requests is performed in Continuous or in Single mode. This parameter can be set to ENABLE or DISABLE.

#### uint32 t ADC InitTypeDef::NbrOfConversion

Specifies the number of ADC conversions that will be done using the sequencer for regular channel group. This parameter must be a number between Min\_Data = 1 and Max Data = 16.

#### • uint32\_t ADC\_InitTypeDef::DiscontinuousConvMode

 Specifies whether the conversion is performed in Discontinuous or not for regular channels. This parameter can be set to ENABLE or DISABLE.

#### uint32\_t ADC\_InitTypeDef::NbrOfDiscConversion

 Specifies the number of ADC discontinuous conversions that will be done using the sequencer for regular channel group. This parameter must be a number between Min\_Data = 1 and Max\_Data = 8.

#### uint32 t ADC InitTypeDef::ExternalTrigConvEdge

Select the external trigger edge and enable the trigger of a regular group. This
parameter can be a value of ADC\_External\_trigger\_edge\_Regular

#### uint32\_t ADC\_InitTypeDef::ExternalTrigConv

Select the external event used to trigger the start of conversion of a regular group. This parameter can be a value of
 ADC\_External\_trigger\_Source\_Regular



HAL ADC Generic Driver UM1725

## 4.1.3 ADC\_ChannelConfTypeDef

ADC\_ChannelConfTypeDef is defined in the stm32f4xx\_hal\_adc.h

#### **Data Fields**

- uint32\_t Channel
- uint32 t Rank
- uint32\_t SamplingTime
- uint32 t Offset

#### Field Documentation

- uint32\_t ADC\_ChannelConfTypeDef::Channel
  - The ADC channel to configure. This parameter can be a value of ADC\_channels
- uint32\_t ADC\_ChannelConfTypeDef::Rank
  - The rank in the regular group sequencer. This parameter must be a number between Min\_Data = 1 and Max\_Data = 16
- uint32\_t ADC\_ChannelConfTypeDef::SamplingTime
  - The sample time value to be set for the selected channel. This parameter can be a value of ADC\_sampling\_times
- uint32\_t ADC\_ChannelConfTypeDef::Offset
  - Reserved for future use, can be set to 0

## 4.1.4 ADC\_AnalogWDGConfTypeDef

ADC\_AnalogWDGConfTypeDef is defined in the stm32f4xx\_hal\_adc.h

#### **Data Fields**

- uint32\_t WatchdogMode
- uint32\_t HighThreshold
- uint32\_t LowThreshold
- uint32 t Channel
- uint32 t ITMode
- uint32\_t WatchdogNumber

#### **Field Documentation**

- uint32\_t ADC\_AnalogWDGConfTypeDef::WatchdogMode
  - Configures the ADC analog watchdog mode. This parameter can be a value of ADC\_analog\_watchdog\_selection.
- uint32\_t ADC\_AnalogWDGConfTypeDef::HighThreshold
  - Configures the ADC analog watchdog High threshold value. This parameter must be a 12-bit value.
- uint32\_t ADC\_AnalogWDGConfTypeDef::LowThreshold

 Configures the ADC analog watchdog High threshold value. This parameter must be a 12-bit value.

### • uint32\_t ADC\_AnalogWDGConfTypeDef::Channel

- Configures ADC channel for the analog watchdog. This parameter has an effect only if watchdog mode is configured on single channel This parameter can be a value of ADC channels.
- uint32\_t ADC\_AnalogWDGConfTypeDef::ITMode
  - Specifies whether the analog watchdog is configured is interrupt mode or in polling mode. This parameter can be set to ENABLE or DISABLE
- uint32\_t ADC\_AnalogWDGConfTypeDef::WatchdogNumber
  - Reserved for future use, can be set to 0

# 4.1.5 ADC\_Common\_TypeDef

ADC\_Common\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- IO uint32 t CSR
- \_\_IO uint32\_t CCR
- IO uint32 t CDR

#### **Field Documentation**

- \_\_IO uint32\_t ADC\_Common\_TypeDef::CSR
  - ADC Common status register, Address offset: ADC1 base address + 0x300
- IO uint32 t ADC Common TypeDef::CCR
  - ADC common control register, Address offset: ADC1 base address + 0x304
- \_\_IO uint32\_t ADC\_Common\_TypeDef::CDR
  - ADC common regular data register for dual AND triple modes, Address offset:
     ADC1 base address + 0x308

# 4.1.6 ADC\_TypeDef

ADC\_TypeDef is defined in the stm32f439xx.h

### **Data Fields**

- \_\_IO uint32\_t SR
- \_\_IO uint32\_t CR1
- IO uint32 t CR2
- IO uint32 t SMPR1
- IO uint32 t SMPR2
- \_\_IO uint32\_t JOFR1
- \_\_IO uint32\_t JOFR2
- \_\_IO uint32\_t JOFR3
- \_\_IO uint32\_t JOFR4
- \_\_IO uint32\_t HTR
- \_\_IO uint32\_t LTR



- IO uint32 t SQR1
- IO uint32 t SQR2
- IO uint32 t SQR3
- IO uint32 t JSQR
- \_\_IO uint32\_t JDR1
- \_\_IO uint32\_t JDR2
- \_\_IO uint32\_t JDR3
- \_\_IO uint32\_t JDR4
- IO uint32 t DR

#### **Field Documentation**

IO uint32 t ADC TypeDef::SR ADC status register, Address offset: 0x00 \_\_IO uint32\_t ADC\_TypeDef::CR1 ADC control register 1, Address offset: 0x04 \_\_IO uint32\_t ADC\_TypeDef::CR2 ADC control register 2, Address offset: 0x08 \_\_IO uint32\_t ADC\_TypeDef::SMPR1 ADC sample time register 1, Address offset: 0x0C \_\_IO uint32\_t ADC\_TypeDef::SMPR2 ADC sample time register 2, Address offset: 0x10 \_\_IO uint32\_t ADC\_TypeDef::JOFR1 ADC injected channel data offset register 1, Address offset: 0x14 IO uint32 t ADC TypeDef::JOFR2 ADC injected channel data offset register 2, Address offset: 0x18 IO uint32 t ADC TypeDef::JOFR3 ADC injected channel data offset register 3, Address offset: 0x1C \_\_IO uint32\_t ADC\_TypeDef::JOFR4 ADC injected channel data offset register 4, Address offset: 0x20 \_\_IO uint32\_t ADC\_TypeDef::HTR ADC watchdog higher threshold register, Address offset: 0x24 \_\_IO uint32\_t ADC\_TypeDef::LTR ADC watchdog lower threshold register, Address offset: 0x28 \_IO uint32\_t ADC\_TypeDef::SQR1 ADC regular sequence register 1, Address offset: 0x2C \_\_IO uint32\_t ADC\_TypeDef::SQR2 ADC regular sequence register 2, Address offset: 0x30 \_\_IO uint32\_t ADC\_TypeDef::SQR3 ADC regular sequence register 3, Address offset: 0x34 \_\_IO uint32\_t ADC\_TypeDef::JSQR ADC injected sequence register, Address offset: 0x38 \_\_IO uint32\_t ADC\_TypeDef::JDR1 ADC injected data register 1, Address offset: 0x3C \_\_IO uint32\_t ADC\_TypeDef::JDR2 ADC injected data register 2. Address offset: 0x40

ADC injected data register 3, Address offset: 0x44

ADC injected data register 4, Address offset: 0x48

\_IO uint32\_t ADC\_TypeDef::JDR3

IO uint32\_t ADC\_TypeDef::JDR4

\_\_IO uint32\_t ADC\_TypeDef::DR

ADC regular data register, Address offset: 0x4C

# 4.2 ADC Firmware driver API description

The following section lists the various functions of the ADC library.

# 4.2.1 ADC Peripheral features

- 1. 12-bit, 10-bit, 8-bit or 6-bit configurable resolution.
- 2. Interrupt generation at the end of conversion, end of injected conversion, and in case of analog watchdog or overrun events
- 3. Single and continuous conversion modes.
- 4. Scan mode for automatic conversion of channel 0 to channel x.
- 5. Data alignment with in-built data coherency.
- 6. Channel-wise programmable sampling time.
- External trigger option with configurable polarity for both regular and injected conversion.
- 8. Dual/Triple mode (on devices with 2 ADCs or more).
- 9. Configurable DMA data storage in Dual/Triple ADC mode.
- 10. Configurable delay between conversions in Dual/Triple interleaved mode.
- 11. ADC conversion type (refer to the datasheets).
- 12. ADC supply requirements: 2.4 V to 3.6 V at full speed and down to 1.8 V at slower speed.
- 13. ADC input range: VREF(minus) = VIN = VREF(plus).
- 14. DMA request generation during regular channel conversion.

#### 4.2.2 How to use this driver

- 1. Initialize the ADC low level resources by implementing the HAL\_ADC\_MspInit():
  - a. Enable the ADC interface clock using \_\_ADC\_CLK\_ENABLE()
  - b. ADC pins configuration
    - Enable the clock for the ADC GPIOs using the following function:
       \_\_GPIOx\_CLK\_ENABLE()
    - Configure these ADC pins in analog mode using HAL\_GPIO\_Init()
  - c. In case of using interrupts (e.g. HAL\_ADC\_Start\_IT())
    - Configure the ADC interrupt priority using HAL NVIC SetPriority()
    - Enable the ADC IRQ handler using HAL\_NVIC\_EnableIRQ()
    - In ADC IRQ handler, call HAL\_ADC\_IRQHandler()
  - d. In case of using DMA to control data transfer (e.g. HAL\_ADC\_Start\_DMA())
    - Enable the DMAx interface clock using \_\_DMAx\_CLK\_ENABLE()
    - Configure and enable two DMA streams stream for managing data transfer from peripheral to memory (output stream)
    - Associate the initilalized DMA handle to the CRYP DMA handle using \_\_HAL\_LINKDMA()
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the two DMA Streams. The output stream should have higher priority than the input stream.



2. Configure the ADC Prescaler, conversion resolution and data alignment using the HAL ADC Init() function.

- 3. Configure the ADC regular channels group features, use HAL\_ADC\_Init() and HAL\_ADC ConfigChannel() functions.
- 4. Three operation modes are available within this driver:

### Polling mode IO operation

- Start the ADC peripheral using HAL\_ADC\_Start()
- Wait for end of conversion using HAL\_ADC\_PollForConversion(), at this stage user can specify the value of timeout according to his end application
- To read the ADC converted values, use the HAL\_ADC\_GetValue() function.
- Stop the ADC peripheral using HAL ADC Stop()

## **Interrupt mode IO operation**

- Start the ADC peripheral using HAL\_ADC\_Start\_IT()
- Use HAL\_ADC\_IRQHandler() called under ADC\_IRQHandler() Interrupt subroutine
- At ADC end of conversion HAL\_ADC\_ConvCpltCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADC\_ConvCpltCallback
- In case of ADC Error, HAL\_ADC\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADC\_ErrorCallback
- Stop the ADC peripheral using HAL\_ADC\_Stop\_IT()

### **DMA** mode IO operation

- Start the ADC peripheral using HAL\_ADC\_Start\_DMA(), at this stage the user specify the length of data to be transferred at each end of conversion
- At The end of data transfer by HAL\_ADC\_ConvCpltCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADC\_ConvCpltCallback
- In case of transfer Error, HAL\_ADC\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADC\_ErrorCallback
- Stop the ADC peripheral using HAL\_ADC\_Stop\_DMA()

### **ADC HAL driver macros list**

Below the list of most used macros in ADC HAL driver.

- \_\_HAL\_ADC\_ENABLE : Enable the ADC peripheral
- \_\_HAL\_ADC\_DISABLE : Disable the ADC peripheral
- HAL ADC ENABLE IT: Enable the ADC end of conversion interrupt
- \_\_HAL\_ADC\_DISABLE\_IT: Disable the ADC end of conversion interrupt
- \_\_HAL\_ADC\_GET\_IT\_SOURCE: Check if the specified ADC interrupt source is enabled or disabled
- \_\_HAL\_ADC\_CLEAR\_FLAG: Clear the ADC's pending flags
- \_\_HAL\_ADC\_GET\_FLAG: Get the selected ADC's flag status
- \_\_HAL\_ADC\_GET\_RESOLUTION: Return resolution bits in CR1 register



You can refer to the ADC HAL driver header file for more useful macros

#### 4.2.3 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize and configure the ADC.
- De-initialize the ADC.
- HAL\_ADC\_Init()
- HAL\_ADC\_DeInit()
- HAL\_ADC\_MspInit()
- HAL\_ADC\_MspDeInit()

# 4.2.4 IO operation functions

This section provides functions allowing to:

- Start conversion of regular channel.
- Stop conversion of regular channel.
- Start conversion of regular channel and enable interrupt.
- Stop conversion of regular channel and disable interrupt.
- Start conversion of regular channel and enable DMA transfer.
- Stop conversion of regular channel and disable DMA transfer.
- handle ADC interrupt request.
- HAL\_ADC\_Start()
- HAL\_ADC\_Stop()
- HAL ADC PollForConversion()
- HAL ADC PollForEvent()
- HAL\_ADC\_Start\_IT()
- HAL\_ADC\_Stop\_IT()
- HAL\_ADC\_IRQHandler()
- HAL\_ADC\_Start\_DMA()
- HAL\_ADC\_Stop\_DMA()
- HAL ADC GetValue()
- HAL\_ADC\_ConvCpltCallback()
- HAL\_ADC\_ConvHalfCpltCallback()
- HAL ADC LevelOutOfWindowCallback()
- HAL\_ADC\_ErrorCallback()

# 4.2.5 Peripheral Control functions

This section provides functions allowing to:

- Configure regular channels.
- Configure injected channels.
- Configure multimode.
- Configure the analog watch dog.
- HAL\_ADC\_ConfigChannel()



• HAL\_ADC\_AnalogWDGConfig()

# 4.2.6 Peripheral State and errors functions

This subsection provides functions allowing to

- Check the ADC state
- Check the ADC Error
- HAL\_ADC\_GetState()
- HAL\_ADC\_GetError()

#### 4.2.7 Initialization and de-initialization functions

### 4.2.7.1 HAL\_ADC\_Init

Function Name HAL\_StatusTypeDef HAL\_ADC\_Init ( ADC\_HandleTypeDef \* hadc)

Function Description Initializes the ADCx peripheral according to the specified

parameters in the ADC\_InitStruct and initializes the ADC MSP.

• hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values • HAL status

 This function is used to configure the global features of the ADC (ClockPrescaler, Resolution, Data Alignment and number of conversion), however, the rest of the configuration parameters are specific to the regular channels group (scan mode activation, continuous mode activation, External trigger source and edge, DMA continuous request after the last transfer and End of conversion selection).

#### 4.2.7.2 HAL ADC Delnit

Notes

Function Name HAL\_StatusTypeDef HAL\_ADC\_Delnit ( ADC\_HandleTypeDef \*

hadc)

Function Description Deinitializes the ADCx peripheral registers to their default reset

values.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values 

• HAL status

Notes • None.

78/865 DocID025834 Rev 1



# 4.2.7.3 HAL\_ADC\_MspInit

Function Name void HAL\_ADC\_MspInit ( ADC\_HandleTypeDef \* hadc)

**Function Description** 

Initializes the ADC MSP.

Parameters

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values

None.

Notes

None.

# 4.2.7.4 HAL\_ADC\_MspDeInit

Function Name void HAL\_ADC\_MspDeInit ( ADC\_HandleTypeDef \* hadc)

**Function Description** 

Delnitializes the ADC MSP.

**Parameters** 

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values

None.

Notes

None.

# 4.2.8 IO operation functions

# 4.2.8.1 HAL\_ADC\_Start

Function Name HAL\_StatusTypeDef HAL\_ADC\_Start ( ADC\_HandleTypeDef \*

hadc)

**Function Description** 

Parameters

Enables ADC and starts conversion of the regular channels.

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.



Return values 

• HAL status

Notes • None.

# 4.2.8.2 HAL\_ADC\_Stop

Function Name HAL\_StatusTypeDef HAL\_ADC\_Stop ( ADC\_HandleTypeDef \*

hadc)

Function Description Disables ADC and stop conversion of regular channels.

• hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values • HAL status.

Notes 

• Caution: This function will stop also injected channels.

# 4.2.8.3 HAL\_ADC\_PollForConversion

Function Name HAL\_StatusTypeDef HAL\_ADC\_PollForConversion (

ADC\_HandleTypeDef \* hadc, uint32\_t Timeout)

Function Description Poll for regular conversion complete.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

• Timeout : Timeout value in millisecond.

Return values • HAL status

Notes 

None.

# 4.2.8.4 HAL\_ADC\_PollForEvent

Function Name HAL\_StatusTypeDef HAL\_ADC\_PollForEvent (

ADC\_HandleTypeDef \* hadc, uint32\_t EventType, uint32\_t

Timeout)

80/865 DocID025834 Rev 1



**Function Description** 

Poll for conversion event.

**Parameters** 

**hadc:** pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

• **EventType:** the ADC event type. This parameter can be one of the following values:

AWD\_EVENT: ADC Analog watch Dog event.

OVR\_EVENT: ADC Overrun event.

• Timeout: Timeout value in millisecond.

Return values 

• HAL status

Notes • None.

# 4.2.8.5 HAL\_ADC\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_ADC\_Start\_IT (

ADC\_HandleTypeDef \* hadc)

Function Description Enables the interrupt and starts ADC conversion of regular

channels.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • HAL status.

Notes 

None.

# 4.2.8.6 HAL\_ADC\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_ADC\_Stop\_IT (

ADC\_HandleTypeDef \* hadc)

Function Description Disables the interrupt and stop ADC conversion of regular

channels.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • HAL status.

Notes • Caution: This function will stop also injected channels.

# 4.2.8.7 HAL\_ADC\_IRQHandler

Function Name void HAL\_ADC\_IRQHandler ( ADC\_HandleTypeDef \* hadc)

Function Description Handles ADC interrupt request.

None.

• hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values • None.

#### 4.2.8.8 HAL ADC Start DMA

Notes

Function Name HAL\_StatusTypeDef HAL\_ADC\_Start\_DMA (

ADC\_HandleTypeDef \* hadc, uint32\_t \* pData, uint32\_t

Length)

Function Description Enables ADC DMA request after last transfer (Single-ADC mode)

and enables ADC peripheral.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

pData: The destination Buffer address.

**Length**: The length of data to be transferred from ADC

peripheral to memory.

Return values 

• HAL status

Notes • None.

### 4.2.8.9 HAL\_ADC\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_ADC\_Stop\_DMA (

ADC\_HandleTypeDef \* hadc)

Function Description Disables ADC DMA (Single-ADC mode) and disables ADC

peripheral.

• hadc : pointer to a ADC\_HandleTypeDef structure that

82/865 DocID025834 Rev 1



contains the configuration information for the specified ADC.

Return values **HAL** status

Notes None.

#### 4.2.8.10 HAL\_ADC\_GetValue

**Function Name** uint32\_t HAL\_ADC\_GetValue ( ADC\_HandleTypeDef \* hadc)

**Function Description** Gets the converted value from data register of regular channel.

**Parameters** hadc: pointer to a ADC HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values **Converted value** 

Notes None.

#### 4.2.8.11 HAL\_ADC\_ConvCpltCallback

void HAL\_ADC\_ConvCpltCallback ( ADC\_HandleTypeDef \* **Function Name** 

hadc)

**Function Description** Regular conversion complete callback in non blocking mode.

**Parameters** 

hadc : pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values None.

Notes None.

#### 4.2.8.12 HAL\_ADC\_ConvHalfCpltCallback

Function Name void HAL\_ADC\_ConvHalfCpltCallback ( ADC\_HandleTypeDef

\* hadc)

**Function Description** Regular conversion half DMA transfer callback in non blocking mode.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • None.

Notes • None.

# 4.2.8.13 HAL\_ADC\_LevelOutOfWindowCallback

Function Name void HAL\_ADC\_LevelOutOfWindowCallback (

ADC\_HandleTypeDef \* hadc)

Function Description Analog watchdog callback in non blocking mode.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • None.

Notes • None.

# 4.2.8.14 HAL\_ADC\_ErrorCallback

Function Name void HAL\_ADC\_ErrorCallback ( ADC\_HandleTypeDef \* hadc)

Function Description Error ADC callback.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • None.

Notes • None.

# 4.2.9 Peripheral Control functions

#### 4.2.9.1 HAL\_ADC\_ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_ADC\_ConfigChannel (

ADC\_HandleTypeDef \* hadc, ADC\_ChannelConfTypeDef \*

sConfig)

Function Description Configures for the selected ADC regular channel its

corresponding rank in the sequencer and its sample time.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

• sConfig: ADC configuration structure.

Return values • HAL status

Notes • None.

# 4.2.9.2 HAL\_ADC\_AnalogWDGConfig

Function Name HAL StatusTypeDef HAL ADC AnalogWDGConfig (

ADC\_HandleTypeDef \* hadc, ADC\_AnalogWDGConfTypeDef \*

AnalogWDGConfig)

Function Description

Configures the analog watchdog.

**Parameters** 

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

• AnalogWDGConfig: pointer to an

ADC\_AnalogWDGConfTypeDef structure that contains the

configuration information of ADC analog watchdog.

Return values • HAL status

Notes • None.

# 4.2.10 ADC Peripheral State functions

# 4.2.10.1 HAL\_ADC\_GetState

Function Name HAL\_ADC\_StateTypeDef HAL\_ADC\_GetState (

ADC\_HandleTypeDef \* hadc)

Function Description return the ADC state

Parameters • hadc : pointer to a ADC HandleTypeDef structure that

UM1725

contains the configuration information for the specified ADC.

Return values • HAL state

Notes • None.

# 4.2.10.2 HAL\_ADC\_GetError

Function Name uint32\_t HAL\_ADC\_GetError ( ADC\_HandleTypeDef \* hadc)

Function Description Return the ADC error code.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • ADC Error Code

Notes • None.

# 4.3 ADC Firmware driver defines

# 4.3.1 ADC

ADC

ADC\_analog\_watchdog\_selection

- #define: ADC\_ANALOGWATCHDOG\_SINGLE\_REG ((uint32\_t)(ADC\_CR1\_AWDSGL | ADC\_CR1\_AWDEN))
- #define: ADC\_ANALOGWATCHDOG\_SINGLE\_INJEC ((uint32\_t)(ADC\_CR1\_AWDSGL | ADC\_CR1\_JAWDEN))
- #define: ADC\_ANALOGWATCHDOG\_SINGLE\_REGINJEC
   ((uint32\_t)(ADC\_CR1\_AWDSGL | ADC\_CR1\_AWDEN | ADC\_CR1\_JAWDEN))
- #define: ADC\_ANALOGWATCHDOG\_ALL\_REG ((uint32\_t)ADC\_CR1\_AWDEN)

• #define: ADC\_ANALOGWATCHDOG\_ALL\_INJEC ((uint32\_t)ADC\_CR1\_JAWDEN)

- #define: ADC\_ANALOGWATCHDOG\_ALL\_REGINJEC ((uint32\_t)(ADC\_CR1\_AWDEN | ADC\_CR1\_JAWDEN))
- #define: ADC\_ANALOGWATCHDOG\_NONE ((uint32\_t)0x00000000)

#### ADC\_channels

- #define: ADC\_CHANNEL\_0 ((uint32\_t)0x00000000)
- #define: ADC\_CHANNEL\_1 ((uint32\_t)ADC\_CR1\_AWDCH\_0)
- #define: ADC\_CHANNEL\_2 ((uint32\_t)ADC\_CR1\_AWDCH\_1)
- #define: ADC\_CHANNEL\_3 ((uint32\_t)(ADC\_CR1\_AWDCH\_1 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_4 ((uint32\_t)ADC\_CR1\_AWDCH\_2)
- #define: ADC\_CHANNEL\_5 ((uint32\_t)(ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_6 ((uint32\_t)(ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_1))
- #define: ADC\_CHANNEL\_7 ((uint32\_t)(ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_1 | ADC\_CR1\_AWDCH\_0))

- #define: ADC\_CHANNEL\_8 ((uint32\_t)ADC\_CR1\_AWDCH\_3)
- #define: ADC\_CHANNEL\_9 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_10 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_1))
- #define: ADC\_CHANNEL\_11 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_1 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_12 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_2))
- #define: ADC\_CHANNEL\_13 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_14 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 | ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_1))
- #define: ADC\_CHANNEL\_15 ((uint32\_t)(ADC\_CR1\_AWDCH\_3 |
   ADC\_CR1\_AWDCH\_2 | ADC\_CR1\_AWDCH\_1 | ADC\_CR1\_AWDCH\_0))
- #define: ADC\_CHANNEL\_16 ((uint32\_t)ADC\_CR1\_AWDCH\_4)
- #define: ADC\_CHANNEL\_17 ((uint32\_t)(ADC\_CR1\_AWDCH\_4 | ADC\_CR1\_AWDCH\_0))

- #define: ADC\_CHANNEL\_18 ((uint32\_t)(ADC\_CR1\_AWDCH\_4 | ADC\_CR1\_AWDCH\_1))
- #define: ADC\_CHANNEL\_TEMPSENSOR ((uint32\_t)ADC\_CHANNEL\_16)
- #define: ADC\_CHANNEL\_VREFINT ((uint32\_t)ADC\_CHANNEL\_17)
- #define: ADC\_CHANNEL\_VBAT ((uint32\_t)ADC\_CHANNEL\_18)

### ADC\_channels\_type

- #define: ALL\_CHANNELS ((uint32\_t)0x00000001)
- #define: REGULAR\_CHANNELS ((uint32\_t)0x00000002)
   reserved for future use
- #define: INJECTED\_CHANNELS ((uint32\_t)0x00000003)
   reserved for future use

# ADC\_ClockPrescaler

- #define: ADC\_CLOCKPRESCALER\_PCLK\_DIV2 ((uint32\_t)0x00000000)
- #define: ADC\_CLOCKPRESCALER\_PCLK\_DIV4 ((uint32\_t)ADC\_CCR\_ADCPRE\_0)
- #define: ADC\_CLOCKPRESCALER\_PCLK\_DIV6 ((uint32\_t)ADC\_CCR\_ADCPRE\_1)
- #define: ADC\_CLOCKPRESCALER\_PCLK\_DIV8 ((uint32\_t)ADC\_CCR\_ADCPRE)

# ADC\_data\_align

• #define: ADC\_DATAALIGN\_RIGHT ((uint32\_t)0x00000000)

• #define: ADC\_DATAALIGN\_LEFT ((uint32\_t)ADC\_CR2\_ALIGN)

# ADC\_EOCSelection

• #define: **EOC\_SEQ\_CONV** ((uint32\_t)0x00000000)

• #define: **EOC SINGLE CONV** ((uint32 t)0x00000001)

#define: EOC\_SINGLE\_SEQ\_CONV ((uint32\_t)0x00000002)
 reserved for future use

#### ADC\_Error\_Code

#define: HAL\_ADC\_ERROR\_NONE ((uint32\_t)0x00)
 No error

- #define: HAL\_ADC\_ERROR\_OVR ((uint32\_t)0x01)
   OVR error
- #define: HAL\_ADC\_ERROR\_DMA ((uint32\_t)0x02)
   DMA transfer error

# ADC\_Event\_type

- #define: AWD\_EVENT ((uint32\_t)ADC\_FLAG\_AWD)
- #define: OVR\_EVENT ((uint32\_t)ADC\_FLAG\_OVR)

#### ADC External trigger edge Regular

- #define: ADC\_EXTERNALTRIGCONVEDGE\_NONE ((uint32\_t)0x00000000)
- #define: ADC\_EXTERNALTRIGCONVEDGE\_RISING ((uint32\_t)ADC\_CR2\_EXTEN\_0)
- #define: ADC\_EXTERNALTRIGCONVEDGE\_FALLING ((uint32\_t)ADC\_CR2\_EXTEN\_1)
- #define: ADC\_EXTERNALTRIGCONVEDGE\_RISINGFALLING ((uint32\_t)ADC\_CR2\_EXTEN)

#### ADC\_External\_trigger\_Source\_Regular

- #define: ADC\_EXTERNALTRIGCONV\_T1\_CC1 ((uint32\_t)0x00000000)
- #define: ADC\_EXTERNALTRIGCONV\_T1\_CC2 ((uint32\_t)ADC\_CR2\_EXTSEL\_0)
- #define: ADC\_EXTERNALTRIGCONV\_T1\_CC3 ((uint32\_t)ADC\_CR2\_EXTSEL\_1)
- #define: ADC\_EXTERNALTRIGCONV\_T2\_CC2 ((uint32\_t)(ADC\_CR2\_EXTSEL\_1 | ADC\_CR2\_EXTSEL\_0))
- #define: ADC\_EXTERNALTRIGCONV\_T2\_CC3 ((uint32\_t)ADC\_CR2\_EXTSEL\_2)
- #define: ADC\_EXTERNALTRIGCONV\_T2\_CC4 ((uint32\_t)(ADC\_CR2\_EXTSEL\_2 | ADC\_CR2\_EXTSEL\_0))

- #define: ADC\_EXTERNALTRIGCONV\_T2\_TRGO ((uint32 t)(ADC CR2 EXTSEL 2 | ADC CR2 EXTSEL 1))
- #define: ADC\_EXTERNALTRIGCONV\_T3\_CC1 ((uint32\_t)(ADC\_CR2\_EXTSEL\_2 | ADC\_CR2\_EXTSEL\_1 | ADC\_CR2\_EXTSEL\_0))
- #define: ADC\_EXTERNALTRIGCONV\_T3\_TRGO ((uint32\_t)ADC\_CR2\_EXTSEL\_3)
- #define: ADC\_EXTERNALTRIGCONV\_T4\_CC4 ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 | ADC\_CR2\_EXTSEL\_0))
- #define: ADC\_EXTERNALTRIGCONV\_T5\_CC1 ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 | ADC\_CR2\_EXTSEL\_1))
- #define: ADC\_EXTERNALTRIGCONV\_T5\_CC2 ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 | ADC\_CR2\_EXTSEL\_1 | ADC\_CR2\_EXTSEL\_0))
- #define: ADC\_EXTERNALTRIGCONV\_T5\_CC3 ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 / ADC\_CR2\_EXTSEL\_2))
- #define: ADC\_EXTERNALTRIGCONV\_T8\_CC1 ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 / ADC\_CR2\_EXTSEL\_2 / ADC\_CR2\_EXTSEL\_0))
- #define: ADC\_EXTERNALTRIGCONV\_T8\_TRGO ((uint32\_t)(ADC\_CR2\_EXTSEL\_3 | ADC\_CR2\_EXTSEL\_2 | ADC\_CR2\_EXTSEL\_1))
- #define: ADC\_EXTERNALTRIGCONV\_Ext\_IT11 ((uint32\_t)ADC\_CR2\_EXTSEL)

#### ADC flags definition

- #define: ADC\_FLAG\_AWD ((uint32\_t)ADC\_SR\_AWD)
- #define: ADC\_FLAG\_EOC ((uint32\_t)ADC\_SR\_EOC)
- #define: ADC\_FLAG\_JEOC ((uint32\_t)ADC\_SR\_JEOC)
- #define: ADC\_FLAG\_JSTRT ((uint32\_t)ADC\_SR\_JSTRT)
- #define: ADC\_FLAG\_STRT ((uint32\_t)ADC\_SR\_STRT)
- #define: ADC\_FLAG\_OVR ((uint32\_t)ADC\_SR\_OVR)

#### ADC\_interrupts\_definition

- #define: ADC\_IT\_EOC ((uint32\_t)ADC\_CR1\_EOCIE)
- #define: ADC\_IT\_AWD ((uint32\_t)ADC\_CR1\_AWDIE)
- #define: ADC\_IT\_JEOC ((uint32\_t)ADC\_CR1\_JEOCIE)
- #define: ADC\_IT\_OVR ((uint32\_t)ADC\_CR1\_OVRIE)

# ADC\_Resolution

• #define: ADC\_RESOLUTION12b ((uint32\_t)0x00000000)

- #define: ADC\_RESOLUTION10b ((uint32\_t)ADC\_CR1\_RES\_0)
- #define: ADC\_RESOLUTION8b ((uint32\_t)ADC\_CR1\_RES\_1)
- #define: ADC\_RESOLUTION6b ((uint32\_t)ADC\_CR1\_RES)

# ADC\_sampling\_times

- #define: ADC\_SAMPLETIME\_3CYCLES ((uint32\_t)0x00000000)
- #define: ADC\_SAMPLETIME\_15CYCLES ((uint32\_t)ADC\_SMPR1\_SMP10\_0)
- #define: ADC\_SAMPLETIME\_28CYCLES ((uint32\_t)ADC\_SMPR1\_SMP10\_1)
- #define: ADC\_SAMPLETIME\_56CYCLES ((uint32\_t)(ADC\_SMPR1\_SMP10\_1 | ADC\_SMPR1\_SMP10\_0))
- #define: ADC\_SAMPLETIME\_84CYCLES ((uint32\_t)ADC\_SMPR1\_SMP10\_2)
- #define: ADC\_SAMPLETIME\_112CYCLES ((uint32\_t)(ADC\_SMPR1\_SMP10\_2 | ADC\_SMPR1\_SMP10\_0))
- #define: ADC\_SAMPLETIME\_144CYCLES ((uint32\_t)(ADC\_SMPR1\_SMP10\_2 | ADC\_SMPR1\_SMP10\_1))
- #define: ADC\_SAMPLETIME\_480CYCLES ((uint32\_t)ADC\_SMPR1\_SMP10)

# 5 HAL ADC Extension Driver

# 5.1 ADCEx Firmware driver registers structures

# 5.1.1 ADC\_InjectionConfTypeDef

ADC\_InjectionConfTypeDef is defined in the stm32f4xx\_hal\_adc\_ex.h Data Fields

- uint32\_t InjectedChannel
- uint32\_t InjectedRank
- uint32\_t InjectedSamplingTime
- uint32\_t InjectedOffset
- uint32\_t InjectedNbrOfConversion
- uint32 t AutoInjectedConv
- uint32 t IniectedDiscontinuousConvMode
- uint32 t ExternalTrigInjecConvEdge
- uint32 t ExternalTrigInjecConv

#### **Field Documentation**

- uint32\_t ADC\_InjectionConfTypeDef::InjectedChannel
  - Configure the ADC injected channel. This parameter can be a value of ADC channels
- uint32 t ADC InjectionConfTypeDef::InjectedRank
  - The rank in the injected group sequencer This parameter must be a number between Min\_Data = 1 and Max\_Data = 4.
- uint32\_t ADC\_InjectionConfTypeDef::InjectedSamplingTime
  - The sample time value to be set for the selected channel. This parameter can be a value of ADC\_sampling\_times
- uint32\_t ADC\_InjectionConfTypeDef::InjectedOffset
  - Defines the offset to be subtracted from the raw converted data when convert injected channels. This parameter must be a number between Min\_Data = 0x000 and Max Data = 0xFFF.
- uint32\_t ADC\_InjectionConfTypeDef::InjectedNbrOfConversion
  - Specifies the number of ADC conversions that will be done using the sequencer for injected channel group. This parameter must be a number between Min\_Data = 1 and Max\_Data = 4.
- uint32\_t ADC\_InjectionConfTypeDef::AutoInjectedConv
  - Enables or disables the selected ADC automatic injected group conversion after regular one
- uint32\_t ADC\_InjectionConfTypeDef::InjectedDiscontinuousConvMode
  - Specifies whether the conversion is performed in Discontinuous mode or not for injected channels. This parameter can be set to ENABLE or DISABLE.
- uint32\_t ADC\_InjectionConfTypeDef::ExternalTrigInjecConvEdge
  - Select the external trigger edge and enable the trigger of an injected channels.
     This parameter can be a value of ADCEx\_External\_trigger\_edge\_Injected
- uint32\_t ADC\_InjectionConfTypeDef::ExternalTrigInjecConv

 Select the external event used to trigger the start of conversion of a injected channels. This parameter can be a value of ADCEx\_External\_trigger\_Source\_Injected

# 5.1.2 ADC\_MultiModeTypeDef

ADC\_MultiModeTypeDef is defined in the stm32f4xx\_hal\_adc\_ex.h

Data Fields

- uint32 t Mode
- uint32\_t DMAAccessMode
- uint32\_t TwoSamplingDelay

#### **Field Documentation**

- uint32 t ADC MultiModeTypeDef::Mode
  - Configures the ADC to operate in independent or multi mode. This parameter can be a value of ADCEx\_Common\_mode
- uint32\_t ADC\_MultiModeTypeDef::DMAAccessMode
  - Configures the Direct memory access mode for multi ADC mode. This parameter can be a value of ADCEx\_Direct\_memory\_access\_mode\_for\_multi\_mode
- uint32\_t ADC\_MultiModeTypeDef::TwoSamplingDelay
  - Configures the Delay between 2 sampling phases. This parameter can be a value of ADCEx\_delay\_between\_2\_sampling\_phases

# 5.2 ADCEx Firmware driver API description

The following section lists the various functions of the ADCEx library.

#### 5.2.1 How to use this driver

- Initialize the ADC low level resources by implementing the HAL\_ADC\_MspInit():
  - a. Enable the ADC interface clock using \_\_ADC\_CLK\_ENABLE()
  - b. ADC pins configuration
    - Enable the clock for the ADC GPIOs using the following function:
       \_\_GPIOx\_CLK\_ENABLE()
    - Configure these ADC pins in analog mode using HAL\_GPIO\_Init()
  - c. In case of using interrupts (e.g. HAL\_ADC\_Start\_IT())
    - Configure the ADC interrupt priority using HAL\_NVIC\_SetPriority()
    - Enable the ADC IRQ handler using HAL\_NVIC\_EnableIRQ()
    - In ADC IRQ handler, call HAL ADC IRQHandler()
  - d. In case of using DMA to control data transfer (e.g. HAL\_ADC\_Start\_DMA())
    - Enable the DMAx interface clock using \_\_DMAx\_CLK\_ENABLE()
    - Configure and enable two DMA streams stream for managing data transfer from peripheral to memory (output stream)

96/865 DocID025834 Rev 1

- Associate the initilalized DMA handle to the ADC DMA handle using HAL LINKDMA()
- Configure the priority and enable the NVIC for the transfer complete interrupt on the two DMA Streams. The output stream should have higher priority than the input stream.
- 2. Configure the ADC Prescaler, conversion resolution and data alignment using the HAL\_ADC\_Init() function.
- 3. Configure the ADC Injected channels group features, use HAL\_ADC\_Init() and HAL\_ADC ConfigChannel() functions.
- 4. Three operation modes are available within this driver:

### Polling mode IO operation

- Start the ADC peripheral using HAL\_ADCEx\_InjectedStart()
- Wait for end of conversion using HAL\_ADC\_PollForConversion(), at this stage user can specify the value of timeout according to his end application
- To read the ADC converted values, use the HAL\_ADCEx\_InjectedGetValue() function.
- Stop the ADC peripheral using HAL\_ADCEx\_InjectedStop()

### Interrupt mode IO operation

- Start the ADC peripheral using HAL\_ADCEx\_InjectedStart\_IT()
- Use HAL ADC IRQHandler() called under ADC IRQHandler() Interrupt subroutine
- At ADC end of conversion HAL\_ADCEx\_InjectedConvCpltCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADCEx\_InjectedConvCpltCallback
- In case of ADC Error, HAL\_ADCEx\_InjectedErrorCallback() function is executed and user can add his own code by customization of function pointer HAL ADCEx InjectedErrorCallback
- Stop the ADC peripheral using HAL\_ADCEx\_InjectedStop\_IT()

#### **DMA** mode IO operation

- Start the ADC peripheral using HAL\_ADCEx\_InjectedStart\_DMA(), at this stage the user specify the length of data to be transferred at each end of conversion
- At The end of data transfer ba HAL\_ADCEx\_InjectedConvCpltCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADCEx\_InjectedConvCpltCallback
- In case of transfer Error, HAL\_ADCEx\_InjectedErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_ADCEx\_InjectedErrorCallback
- Stop the ADC peripheral using HAL\_ADCEx\_InjectedStop\_DMA()

#### Multi mode ADCs Regular channels configuration

- Select the Multi mode ADC regular channels features (dual or triple mode) and configure the DMA mode using HAL\_ADCEx\_MultiModeConfigChannel() functions.
- Start the ADC peripheral using HAL\_ADCEx\_MultiModeStart\_DMA(), at this stage the
  user specify the length of data to be transferred at each end of conversion



Read the ADCs converted values using the HAL\_ADCEx\_MultiModeGetValue() function.

#### 5.2.2 Extended features functions

This section provides functions allowing to:

- Start conversion of injected channel.
- Stop conversion of injected channel.
- Start multimode and enable DMA transfer.
- Stop multimode and disable DMA transfer.
- Get result of injected channel conversion.
- Get result of multimode conversion.
- Configure injected channels.
- Configure multimode.
- HAL\_ADCEx\_InjectedStart()
- HAL\_ADCEx\_InjectedStart\_IT()
- HAL\_ADCEx\_InjectedStop()
- HAL\_ADCEx\_InjectedPollForConversion()
- HAL\_ADCEx\_InjectedStop\_IT()
- HAL ADCEx InjectedGetValue()
- HAL\_ADCEx\_MultiModeStart\_DMA()
- HAL\_ADCEx\_MultiModeStop\_DMA()
- HAL\_ADCEx\_MultiModeGetValue()
- HAL\_ADCEx\_InjectedConvCpltCallback()
- HAL\_ADCEx\_InjectedConfigChannel()
- HAL\_ADCEx\_MultiModeConfigChannel()

### 5.2.3 Extended features functions

# 5.2.3.1 HAL\_ADCEx\_InjectedStart

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedStart (

ADC\_HandleTypeDef \* hadc)

Function Description Enables the selected ADC software start conversion of the

injected channels.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • HAL status

Notes 

None.

### 5.2.3.2 HAL ADCEx InjectedStart IT

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedStart\_IT (

ADC\_HandleTypeDef \* hadc)

Function Description Enables the interrupt and starts ADC conversion of injected

channels.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values 

• HAL status.

Notes 

None.

# 5.2.3.3 HAL\_ADCEx\_InjectedStop

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedStop (

ADC\_HandleTypeDef \* hadc)

Function Description Disables ADC and stop conversion of injected channels.

• hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values • HAL status.

Notes
 Caution: This function will stop also regular channels.

# 5.2.3.4 HAL\_ADCEx\_InjectedPollForConversion

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedPollForConversion

( ADC\_HandleTypeDef \* hadc, uint32\_t Timeout)

Function Description Poll for injected conversion complete.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

• Timeout: Timeout value in millisecond.

Return values • HAL status

Notes • None.

# 5.2.3.5 HAL\_ADCEx\_InjectedStop\_IT

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedStop\_IT (

ADC\_HandleTypeDef \* hadc)

Function Description Disables the interrupt and stop ADC conversion of injected

channels.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • HAL status.

Notes
 Caution: This function will stop also regular channels.

# 5.2.3.6 HAL\_ADCEx\_InjectedGetValue

Function Name uint32\_t HAL\_ADCEx\_InjectedGetValue (

ADC\_HandleTypeDef \* hadc, uint32\_t InjectedRank)

Function Description

Parameters

Gets the converted value from data register of injected channel.

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

• **InjectedRank**: the ADC injected rank. This parameter can be one of the following values:

ADC\_INJECTED\_RANK\_1: Injected Channel1 selected

ADC\_INJECTED\_RANK\_2: Injected Channel2 selected

ADC\_INJECTED\_RANK\_3: Injected Channel3 selected

ADC\_INJECTED\_RANK\_4: Injected Channel4 selected

Return values • None.

Notes • None.

# 5.2.3.7 HAL\_ADCEx\_MultiModeStart\_DMA



| UM1725 |                      | HAL ADC Extension Driver                                                                                                                                                                                                                                                                                                        |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Function Name        | HAL_StatusTypeDef HAL_ADCEx_MultiModeStart_DMA ( ADC_HandleTypeDef * hadc, uint32_t * pData, uint32_t Length)                                                                                                                                                                                                                   |
|        | Function Description | Enables ADC DMA request after last transfer (Multi-ADC mode) and enables ADC peripheral.                                                                                                                                                                                                                                        |
|        | Parameters           | <ul> <li>hadc: pointer to a ADC_HandleTypeDef structure that contains the configuration information for the specified ADC.</li> <li>pData: Pointer to buffer in which transferred from ADC peripheral to memory will be stored.</li> <li>Length: The length of data to be transferred from ADC peripheral to memory.</li> </ul> |
|        | Return values        | HAL status                                                                                                                                                                                                                                                                                                                      |
|        | Notes                | <ul> <li>Caution: This function must be used only with the ADC</li> </ul>                                                                                                                                                                                                                                                       |

master.

# 5.2.3.8 HAL\_ADCEx\_MultiModeStop\_DMA

# 5.2.3.9 HAL\_ADCEx\_MultiModeGetValue

**Notes** 

Function Name uint32\_t HAL\_ADCEx\_MultiModeGetValue (
ADC\_HandleTypeDef \* hadc)

None.

Function Description Returns the last ADC1, ADC2 and ADC3 regular conversions

results data in the selected multi mode.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

Return values • The converted data value.

DocID025834 Rev 1 101/865

Notes

None.

# 5.2.3.10 HAL\_ADCEx\_InjectedConvCpltCallback

Function Name void HAL\_ADCEx\_InjectedConvCpltCallback (

ADC\_HandleTypeDef \* hadc)

Function Description Injected con-

Injected conversion complete callback in non blocking mode.

**Parameters** 

 hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.

Return values

None.

Notes

None.

# 5.2.3.11 HAL\_ADCEx\_InjectedConfigChannel

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_InjectedConfigChannel (

ADC\_HandleTypeDef \* hadc, ADC\_InjectionConfTypeDef \*

sConfigInjected)

Function Description Configures for the selected ADC injected channel its

corresponding rank in the sequencer and its sample time.

Parameters • hadc : pointer to a ADC\_HandleTypeDef structure that

contains the configuration information for the specified ADC.

**sConfigInjected**: ADC configuration structure for injected

channel.

Return values

None.

Notes

None.

# 5.2.3.12 HAL\_ADCEx\_MultiModeConfigChannel

Function Name HAL\_StatusTypeDef HAL\_ADCEx\_MultiModeConfigChannel (

ADC\_HandleTypeDef \* hadc, ADC\_MultiModeTypeDef \*

102/865 DocID025834 Rev 1



#### multimode)

**Function Description** 

Configures the ADC multi-mode.

**Parameters** 

- hadc: pointer to a ADC\_HandleTypeDef structure that contains the configuration information for the specified ADC.
- **multimode**: pointer to an ADC\_MultiModeTypeDef structure that contains the configuration information for multimode.

Return values

HAL status

Notes

None.

# 5.3 ADCEx Firmware driver defines

#### 5.3.1 ADCEx

**ADCEx** 

ADCEx\_Common\_mode

- #define: ADC\_MODE\_INDEPENDENT ((uint32\_t)0x00000000)
- #define: ADC\_DUALMODE\_REGSIMULT\_INJECSIMULT ((uint32\_t)ADC\_CCR\_MULTI\_0)
- #define: ADC\_DUALMODE\_REGSIMULT\_ALTERTRIG ((uint32\_t)ADC\_CCR\_MULTI\_1)
- #define: ADC\_DUALMODE\_INJECSIMULT ((uint32\_t)(ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_0))
- #define: ADC\_DUALMODE\_REGSIMULT ((uint32\_t)(ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_1))
- #define: ADC\_DUALMODE\_INTERL ((uint32\_t)(ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_1 | ADC\_CCR\_MULTI\_0))

- #define: ADC\_TRIPLEMODE\_REGSIMULT\_INJECSIMULT ((uint32 t)(ADC CCR MULTI 4 | ADC CCR MULTI 0))
- #define: ADC\_TRIPLEMODE\_REGSIMULT\_AlterTrig ((uint32\_t)(ADC\_CCR\_MULTI\_4 | ADC\_CCR\_MULTI\_1))
- #define: ADC\_TRIPLEMODE\_INJECSIMULT ((uint32\_t)(ADC\_CCR\_MULTI\_4 |
   ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_0))
- #define: ADC\_TRIPLEMODE\_REGSIMULT ((uint32\_t)(ADC\_CCR\_MULTI\_4 | ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_1))
- #define: ADC\_TRIPLEMODE\_INTERL ((uint32\_t)(ADC\_CCR\_MULTI\_4 |
   ADC\_CCR\_MULTI\_2 | ADC\_CCR\_MULTI\_1 | ADC\_CCR\_MULTI\_0))
- #define: ADC\_TRIPLEMODE\_ALTERTRIG ((uint32\_t)(ADC\_CCR\_MULTI\_4 | ADC\_CCR\_MULTI\_3 | ADC\_CCR\_MULTI\_0))

#### ADCEx\_delay\_between\_2\_sampling\_phases

- #define: ADC\_TWOSAMPLINGDELAY\_5CYCLES ((uint32\_t)0x00000000)
- #define: ADC\_TWOSAMPLINGDELAY\_6CYCLES ((uint32 t)ADC CCR DELAY 0)
- #define: ADC\_TWOSAMPLINGDELAY\_7CYCLES ((uint32\_t)ADC\_CCR\_DELAY\_1)

- #define: ADC\_TWOSAMPLINGDELAY\_8CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_1 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_9CYCLES ((uint32\_t)ADC\_CCR\_DELAY\_2)
- #define: ADC\_TWOSAMPLINGDELAY\_10CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_2 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_11CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_2 | ADC\_CCR\_DELAY\_1))
- #define: ADC\_TWOSAMPLINGDELAY\_12CYCLES
   ((uint32\_t)(ADC\_CCR\_DELAY\_2 | ADC\_CCR\_DELAY\_1 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_13CYCLES ((uint32\_t)ADC\_CCR\_DELAY\_3)
- #define: ADC\_TWOSAMPLINGDELAY\_14CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_15CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_1))
- #define: ADC\_TWOSAMPLINGDELAY\_16CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_1 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_17CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_2))

- #define: ADC\_TWOSAMPLINGDELAY\_18CYCLES
   ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_2 | ADC\_CCR\_DELAY\_0))
- #define: ADC\_TWOSAMPLINGDELAY\_19CYCLES ((uint32\_t)(ADC\_CCR\_DELAY\_3 | ADC\_CCR\_DELAY\_2 | ADC\_CCR\_DELAY\_1))
- #define: ADC\_TWOSAMPLINGDELAY\_20CYCLES ((uint32\_t)ADC\_CCR\_DELAY)

### ADCEx\_Direct\_memory\_access\_mode\_for\_multi\_mode

- #define: ADC\_DMAACCESSMODE\_DISABLED ((uint32\_t)0x00000000)
   DMA mode disabled
- #define: ADC\_DMAACCESSMODE\_1 ((uint32\_t)ADC\_CCR\_DMA\_0)
   DMA mode 1 enabled (2 / 3 half-words one by one 1 then 2 then 3)
- #define: ADC\_DMAACCESSMODE\_2 ((uint32\_t)ADC\_CCR\_DMA\_1)
   DMA mode 2 enabled (2 / 3 half-words by pairs 2&1 then 1&3 then 3&2)
- #define: ADC\_DMAACCESSMODE\_3 ((uint32\_t)ADC\_CCR\_DMA)

  DMA mode 3 enabled (2 / 3 bytes by pairs 2&1 then 1&3 then 3&2)

#### ADCEx\_External\_trigger\_edge\_Injected

- #define: ADC EXTERNALTRIGINJECCONVEDGE NONE ((uint32 t)0x00000000)
- #define: ADC\_EXTERNALTRIGINJECCONVEDGE\_RISING ((uint32\_t)ADC\_CR2\_JEXTEN\_0)
- #define: ADC\_EXTERNALTRIGINJECCONVEDGE\_FALLING ((uint32\_t)ADC\_CR2\_JEXTEN\_1)

 #define: ADC\_EXTERNALTRIGINJECCONVEDGE\_RISINGFALLING ((uint32\_t)ADC\_CR2\_JEXTEN)

#### ADCEx\_External\_trigger\_Source\_Injected

- #define: ADC\_EXTERNALTRIGINJECCONV\_T1\_CC4 ((uint32\_t)0x00000000)
- #define: ADC\_EXTERNALTRIGINJECCONV\_T1\_TRGO ((uint32\_t)ADC\_CR2\_JEXTSEL\_0)
- #define: ADC\_EXTERNALTRIGINJECCONV\_T2\_CC1 ((uint32\_t)ADC\_CR2\_JEXTSEL\_1)
- #define: ADC\_EXTERNALTRIGINJECCONV\_T2\_TRGO ((uint32\_t)(ADC\_CR2\_JEXTSEL\_1 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T3\_CC2 ((uint32\_t)ADC\_CR2\_JEXTSEL\_2)
- #define: ADC\_EXTERNALTRIGINJECCONV\_T3\_CC4 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_2 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T4\_CC1 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_2 | ADC\_CR2\_JEXTSEL\_1))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T4\_CC2 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_2 | ADC\_CR2\_JEXTSEL\_1 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T4\_CC3 ((uint32\_t)ADC\_CR2\_JEXTSEL\_3)

- #define: ADC\_EXTERNALTRIGINJECCONV\_T4\_TRGO ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T5\_CC4 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_1))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T5\_TRGO ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_1 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T8\_CC2 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_2))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T8\_CC3 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_2 | ADC\_CR2\_JEXTSEL\_0))
- #define: ADC\_EXTERNALTRIGINJECCONV\_T8\_CC4 ((uint32\_t)(ADC\_CR2\_JEXTSEL\_3 | ADC\_CR2\_JEXTSEL\_2 | ADC\_CR2\_JEXTSEL\_1))
- #define: ADC\_EXTERNALTRIGINJECCONV\_EXT\_IT15 ((uint32\_t)ADC\_CR2\_JEXTSEL)

### ADCEx\_injected\_channel\_selection

- #define: ADC\_INJECTED\_RANK\_1 ((uint32\_t)0x00000001)
- #define: ADC\_INJECTED\_RANK\_2 ((uint32\_t)0x00000002)
- #define: ADC\_INJECTED\_RANK\_3 ((uint32\_t)0x00000003)

#define: ADC\_INJECTED\_RANK\_4 ((uint32\_t)0x00000004)

# 6 HAL CAN Generic Driver

# 6.1 CAN Firmware driver registers structures

# 6.1.1 CAN\_HandleTypeDef

**CAN\_HandleTypeDef** is defined in the stm32f4xx\_hal\_can.h **Data Fields** 

- CAN\_TypeDef \* Instance
- CAN\_InitTypeDef Init
- CanTxMsgTypeDef \* pTxMsg
- CanRxMsgTypeDef \* pRxMsg
- \_\_IO HAL\_CAN\_StateTypeDef State
- HAL\_LockTypeDef Lock
- \_\_IO uint32\_t ErrorCode

### **Field Documentation**

- CAN\_TypeDef\* CAN\_HandleTypeDef::Instance
  - Register base address
- CAN\_InitTypeDef CAN\_HandleTypeDef::Init
  - CAN required parameters
- CanTxMsgTypeDef\* CAN\_HandleTypeDef::pTxMsg
  - Pointer to transmit structure
- CanRxMsgTypeDef\* CAN\_HandleTypeDef::pRxMsg
  - Pointer to reception structure
- \_\_IO HAL\_CAN\_StateTypeDef CAN\_HandleTypeDef::State
  - CAN communication state
- HAL\_LockTypeDef CAN\_HandleTypeDef::Lock
  - CAN locking object
- \_\_IO uint32\_t CAN\_HandleTypeDef::ErrorCode
  - CAN Error code

### 6.1.2 CAN\_InitTypeDef

CAN\_InitTypeDef is defined in the stm32f4xx\_hal\_can.h

### **Data Fields**

- uint32\_t Prescaler
- uint32\_t Mode
- uint32\_t SJW
- uint32\_t BS1
- uint32\_t BS2
- uint32 t TTCM

- uint32 t ABOM
- uint32 t AWUM
- uint32 t NART
- uint32 t RFLM
- uint32 t TXFP

### Field Documentation

### • uint32 t CAN InitTypeDef::Prescaler

 Specifies the length of a time quantum. This parameter must be a number between Min Data = 1 and Max Data = 1024

### uint32 t CAN InitTypeDef::Mode

 Specifies the CAN operating mode. This parameter can be a value of CAN\_operating\_mode

### uint32\_t CAN\_InitTypeDef::SJW

 Specifies the maximum number of time quanta the CAN hardware is allowed to lengthen or shorten a bit to perform resynchronization. This parameter can be a value of CAN\_synchronisation\_jump\_width

### uint32\_t CAN\_InitTypeDef::BS1

Specifies the number of time quanta in Bit Segment 1. This parameter can be a value of CAN\_time\_quantum\_in\_bit\_segment\_1

### uint32\_t CAN\_InitTypeDef::BS2

Specifies the number of time quanta in Bit Segment 2. This parameter can be a value of CAN\_time\_quantum\_in\_bit\_segment\_2

### uint32\_t CAN\_InitTypeDef::TTCM

 Enable or disable the time triggered communication mode. This parameter can be set to ENABLE or DISABLE.

### uint32\_t CAN\_InitTypeDef::ABOM

 Enable or disable the automatic bus-off management. This parameter can be set to ENABLE or DISABLE

### uint32\_t CAN\_InitTypeDef::AWUM

 Enable or disable the automatic wake-up mode. This parameter can be set to ENABLE or DISABLE

### uint32 t CAN InitTypeDef::NART

 Enable or disable the non-automatic retransmission mode. This parameter can be set to ENABLE or DISABLE

### uint32\_t CAN\_InitTypeDef::RFLM

 Enable or disable the receive FIFO Locked mode. This parameter can be set to ENABLE or DISABLE

### uint32\_t CAN\_InitTypeDef::TXFP

 Enable or disable the transmit FIFO priority. This parameter can be set to ENABLE or DISABLE

### 6.1.3 CAN\_FilterConfTypeDef

CAN\_FilterConfTypeDef is defined in the stm32f4xx\_hal\_can.h Data Fields

uint32\_t FilterIdHigh



- uint32 t FilterIdLow
- uint32 t FilterMaskldHigh
- uint32 t FilterMaskldLow
- uint32 t FilterFIFOAssignment
- uint32 t FilterNumber
- uint32 t FilterMode
- uint32 t FilterScale
- uint32\_t FilterActivation
- uint32 t BankNumber

### **Field Documentation**

### uint32 t CAN FilterConfTypeDef::FilterIdHigh

 Specifies the filter identification number (MSBs for a 32-bit configuration, first one for a 16-bit configuration). This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF

### uint32\_t CAN\_FilterConfTypeDef::FilterIdLow

 Specifies the filter identification number (LSBs for a 32-bit configuration, second one for a 16-bit configuration). This parameter must be a number between Min Data = 0x0000 and Max Data = 0xFFFF

## uint32\_t CAN\_FilterConfTypeDef::FilterMaskldHigh

 Specifies the filter mask number or identification number, according to the mode (MSBs for a 32-bit configuration, first one for a 16-bit configuration). This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF

## uint32\_t CAN\_FilterConfTypeDef::FilterMaskldLow

 Specifies the filter mask number or identification number, according to the mode (LSBs for a 32-bit configuration, second one for a 16-bit configuration). This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF

### • uint32\_t CAN\_FilterConfTypeDef::FilterFIFOAssignment

 Specifies the FIFO (0 or 1) which will be assigned to the filter. This parameter can be a value of CAN\_filter\_FIFO

## uint32\_t CAN\_FilterConfTypeDef::FilterNumber

 Specifies the filter which will be initialized. This parameter must be a number between Min Data = 0 and Max Data = 27

### uint32\_t CAN\_FilterConfTypeDef::FilterMode

 Specifies the filter mode to be initialized. This parameter can be a value of CAN\_filter\_mode

### uint32\_t CAN\_FilterConfTypeDef::FilterScale

Specifies the filter scale. This parameter can be a value of CAN\_filter\_scale

### • uint32\_t CAN\_FilterConfTypeDef::FilterActivation

Enable or disable the filter. This parameter can be set to ENABLE or DISABLE.

### uint32\_t CAN\_FilterConfTypeDef::BankNumber

Select the start slave bank filter. This parameter must be a number between
 Min Data = 0 and Max Data = 28

### 6.1.4 CAN FIFOMailBox TypeDef

CAN\_FIFOMailBox\_TypeDef is defined in the stm32f439xx.h

### **Data Fields**

- \_\_IO uint32\_t RIR
- \_\_IO uint32\_t RDTR
- IO uint32 t RDLR
- \_\_IO uint32\_t RDHR

### **Field Documentation**

- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RIR
  - CAN receive FIFO mailbox identifier register
- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RDTR
  - CAN receive FIFO mailbox data length control and time stamp register
- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RDLR
  - CAN receive FIFO mailbox data low register
- \_\_IO uint32\_t CAN\_FIFOMailBox\_TypeDef::RDHR
  - CAN receive FIFO mailbox data high register

## 6.1.5 CAN\_FilterRegister\_TypeDef

CAN\_FilterRegister\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t FR1
- \_\_IO uint32\_t FR2

## **Field Documentation**

- \_\_IO uint32\_t CAN\_FilterRegister\_TypeDef::FR1
  - CAN Filter bank register 1
- \_\_IO uint32\_t CAN\_FilterRegister\_TypeDef::FR2
  - CAN Filter bank register 1

## 6.1.6 CAN\_TxMailBox\_TypeDef

CAN\_TxMailBox\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- IO uint32 t TIR
- \_\_IO uint32\_t TDTR
- \_\_IO uint32\_t TDLR
- \_\_IO uint32\_t TDHR



### **Field Documentation**

\_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TIR
 CAN TX mailbox identifier register
 \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TDTR
 CAN mailbox data length control and time stamp register
 \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TDLR
 CAN mailbox data low register
 \_\_IO uint32\_t CAN\_TxMailBox\_TypeDef::TDHR
 CAN mailbox data high register

### 6.1.7 CAN\_TypeDef

CAN\_TypeDef is defined in the stm32f439xx.h

### **Data Fields**

- \_\_IO uint32\_t MCR
- \_\_IO uint32\_t MSR
- \_\_IO uint32\_t TSR
- \_\_IO uint32\_t RF0R
- \_\_IO uint32\_t RF1R
- \_\_IO uint32\_t IER
- \_\_IO uint32\_t ESR
- IO uint32 t BTR
- uint32\_t RESERVED0
- CAN\_TxMailBox\_TypeDef sTxMailBox
- CAN\_FIFOMailBox\_TypeDef sFIFOMailBox
- uint32\_t RESERVED1
- \_\_IO uint32\_t FMR
- \_\_IO uint32\_t FM1R
- uint32\_t RESERVED2
- \_\_IO uint32\_t FS1R
- uint32\_t RESERVED3
- \_\_IO uint32\_t FFA1R
- uint32\_t RESERVED4
- \_\_IO uint32\_t FA1R
- uint32\_t RESERVED5
- CAN\_FilterRegister\_TypeDef sFilterRegister

# **Field Documentation**

\_\_IO uint32\_t CAN\_TypeDef::MCR
 \_\_CAN master control register, Address offset: 0x00
 \_\_IO uint32\_t CAN\_TypeDef::MSR
 \_\_CAN master status register, Address offset: 0x04
 \_\_IO uint32\_t CAN\_TypeDef::TSR
 \_\_CAN transmit status register, Address offset: 0x08
 \_\_IO uint32\_t CAN\_TypeDef::RF0R

UM1725 HAL CAN Generic Driver

- CAN receive FIFO 0 register, Address offset: 0x0C
- \_\_IO uint32\_t CAN\_TypeDef::RF1R
  - CAN receive FIFO 1 register, Address offset: 0x10
- \_\_IO uint32\_t CAN\_TypeDef::IER
  - CAN interrupt enable register, Address offset: 0x14
- \_\_IO uint32\_t CAN\_TypeDef::ESR
  - CAN error status register, Address offset: 0x18
- \_\_IO uint32\_t CAN\_TypeDef::BTR
  - CAN bit timing register, Address offset: 0x1C
- uint32 t CAN TypeDef::RESERVED0[88]
  - Reserved, 0x020 0x17F
- CAN\_TxMailBox\_TypeDef CAN\_TypeDef::sTxMailBox[3]
  - CAN Tx MailBox, Address offset: 0x180 0x1AC
- CAN\_FIFOMailBox\_TypeDef CAN\_TypeDef::sFIFOMailBox[2]
  - CAN FIFO MailBox, Address offset: 0x1B0 0x1CC
- uint32\_t CAN\_TypeDef::RESERVED1[12]
  - Reserved, 0x1D0 0x1FF
- \_\_IO uint32\_t CAN\_TypeDef::FMR
  - CAN filter master register, Address offset: 0x200
- \_\_IO uint32\_t CAN\_TypeDef::FM1R
  - CAN filter mode register, Address offset: 0x204
- uint32\_t CAN\_TypeDef::RESERVED2
  - Reserved, 0x208
- \_\_IO uint32\_t CAN\_TypeDef::F\$1R
  - CAN filter scale register, Address offset: 0x20C
- uint32\_t CAN\_TypeDef::RESERVED3
  - Reserved, 0x210
- \_\_IO uint32\_t CAN\_TypeDef::FFA1R
  - CAN filter FIFO assignment register, Address offset: 0x214
- uint32\_t CAN\_TypeDef::RESERVED4
  - Reserved, 0x218
- \_\_IO uint32\_t CAN\_TypeDef::FA1R
  - CAN filter activation register, Address offset: 0x21C
  - uint32\_t CAN\_TypeDef::RESERVED5[8]
    - Reserved, 0x220-0x23F
- CAN FilterRegister TypeDef CAN TypeDef::sFilterRegister[28]
  - CAN Filter Register, Address offset: 0x240-0x31C

# 6.2 CAN Firmware driver API description

The following section lists the various functions of the CAN library.

### 6.2.1 How to use this driver

- 1. Enable the CAN controller interface clock using \_\_CAN1\_CLK\_ENABLE() for CAN1 and \_\_CAN1\_CLK\_ENABLE() for CAN2 In case you are using CAN2 only, you have to enable the CAN1 clock.
- 2. CAN pins configuration



- Enable the clock for the CAN GPIOs using the following function: GPIOx CLK ENABLE()
- Connect and configure the involved CAN pins to AF9 using the following function HAL\_GPIO\_Init()
- 3. Initialise and configure the CAN using CAN\_Init() function.
- 4. Transmit the desired CAN frame using HAL\_CAN\_Transmit() function.
- 5. Receive a CAN frame using HAL\_CAN\_Recieve() function.

### Polling mode IO operation

- Start the CAN peripheral transmission and wait the end of this operation using HAL\_CAN\_Transmit(), at this stage user can specify the value of timeout according to his end application
- Start the CAN peripheral reception and wait the end of this operation using HAL\_CAN\_Receive(), at this stage user can specify the value of timeout according to his end application

### Interrupt mode IO operation

- Start the CAN peripheral transmission using HAL\_CAN\_Transmit\_IT()
- Start the CAN peripheral reception using HAL\_CAN\_Receive\_IT()
- Use HAL\_CAN\_IRQHandler() called under the used CAN Interrupt subroutine
- At CAN end of transmission HAL\_CAN\_TxCpltCallback() function is executed and user can add his own code by customization of function pointer HAL\_CAN\_TxCpltCallback
- In case of CAN Error, HAL\_CAN\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_CAN\_ErrorCallback

### **CAN HAL driver macros list**

Below the list of most used macros in CAN HAL driver.

- \_\_HAL\_CAN\_ENABLE\_IT: Enable the specified CAN interrupts
- HAL CAN DISABLE IT: Disable the specified CAN interrupts
- \_\_HAL\_CAN\_GET\_IT\_SOURCE: Check if the specified CAN interrupt source is enabled or disabled
- \_\_HAL\_CAN\_CLEAR\_FLAG: Clear the CAN's pending flags
- HAL CAN GET FLAG: Get the selected CAN's flag status



You can refer to the CAN HAL driver header file for more useful macros

### 6.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize and configure the CAN.
- De-initialize the CAN.
- HAL CAN Init()
- HAL\_CAN\_ConfigFilter()

- HAL\_CAN\_Delnit()
- HAL\_CAN\_MspInit()
- HAL\_CAN\_MspDeInit()

## 6.2.3 IO operation functions

This section provides functions allowing to:

- Transmit a CAN frame message.
- Receive a CAN frame message.
- Enter CAN peripheral in sleep mode.
- Wake up the CAN peripheral from sleep mode.
- HAL\_CAN\_Transmit()
- HAL\_CAN\_Transmit\_IT()
- HAL\_CAN\_Receive()
- HAL\_CAN\_Receive\_IT()
- HAL\_CAN\_Sleep()
- HAL\_CAN\_WakeUp()
- HAL\_CAN\_IRQHandler()
- HAL\_CAN\_TxCpltCallback()
- HAL\_CAN\_RxCpltCallback()
- HAL\_CAN\_ErrorCallback()

## 6.2.4 Peripheral State and Error functions

This subsection provides functions allowing to:

- Check the CAN state.
- Check CAN Errors detected during interrupt process
- HAL\_CAN\_GetState()
- HAL CAN GetError()

# 6.2.5 Initialization and de-initialization functions

### 6.2.5.1 HAL\_CAN\_Init

Function Name HAL\_StatusTypeDef HAL\_CAN\_Init ( CAN\_HandleTypeDef \*

hcan)

Function Description Initializes the CAN peripheral according to the specified

parameters in the CAN\_InitStruct.

• hcan: pointer to a CAN\_HandleTypeDef structure that

contains the configuration information for the specified CAN.

Return values • HAL status

Notes • None.

## 6.2.5.2 HAL\_CAN\_ConfigFilter

Function Name HAL\_StatusTypeDef HAL\_CAN\_ConfigFilter (

CAN\_HandleTypeDef \* hcan, CAN\_FilterConfTypeDef \*

sFilterConfig)

Function Description Configures the CAN reception filter according to the specified

parameters in the CAN\_FilterInitStruct.

• hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

• **sFilterConfig**: pointer to a CAN\_FilterConfTypeDef structure that contains the filter configuration information.

Return values 

None.

Notes • None.

### 6.2.5.3 HAL CAN Delnit

Function Name HAL\_StatusTypeDef HAL\_CAN\_Delnit ( CAN\_HandleTypeDef \*

hcan)

Function Description Deinitializes the CANx peripheral registers to their default reset

values.

Parameters • hcan : pointer to a CAN\_HandleTypeDef structure that

contains the configuration information for the specified CAN.

Return values • HAL status

Notes 

None.

## 6.2.5.4 HAL\_CAN\_MspInit

Function Name void HAL\_CAN\_MspInit ( CAN\_HandleTypeDef \* hcan)

Function Description Initializes the CAN MSP.

Parameters • hcan: pointer to a CAN\_HandleTypeDef structure that

contains the configuration information for the specified CAN.

Return values 

None.

118/865 DocID025834 Rev 1



Notes • None.

### 6.2.5.5 HAL\_CAN\_MspDeInit

Function Name void HAL\_CAN\_MspDeInit ( CAN\_HandleTypeDef \* hcan)

**Function Description** 

Delnitializes the CAN MSP.

**Parameters** 

 hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values

None.

**Notes** 

None.

# 6.2.6 IO operation functions

### 6.2.6.1 HAL\_CAN\_Transmit

Function Name HAL\_StatusTypeDef HAL\_CAN\_Transmit (

CAN\_HandleTypeDef \* hcan, uint32\_t Timeout)

**Function Description** 

Initiates and transmits a CAN frame message.

**Parameters** 

 hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

• Timeout : Specify Timeout value

Return values

HAL status

Notes

None.

### 6.2.6.2 HAL\_CAN\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_CAN\_Transmit\_IT (

CAN\_HandleTypeDef \* hcan)

UM1725

**Function Description** 

Initiates and transmits a CAN frame message.

**Parameters** 

**hcan**: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values

HAL status

Notes

None.

## 6.2.6.3 HAL\_CAN\_Receive

Function Name HAL\_StatusTypeDef HAL\_CAN\_Receive (

CAN\_HandleTypeDef \* hcan, uint8\_t FIFONumber, uint32\_t

Timeout)

**Function Description** 

Receives a correct CAN frame.

**Parameters** 

• **hcan**: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

FIFONumber : FIFO Number valueTimeout : Specify Timeout value

Return values

HAL status

Notes

None.

## 6.2.6.4 HAL\_CAN\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_CAN\_Receive\_IT (

CAN\_HandleTypeDef \* hcan, uint8\_t FIFONumber)

**Function Description** 

Receives a correct CAN frame.

**Parameters** 

 hcan: Pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

• FIFONumber: Specify the FIFO number

Return values

HAL status

Notes

None.

UM1725 HAL CAN Generic Driver

## 6.2.6.5 HAL\_CAN\_Sleep

Function Name HAL\_StatusTypeDef HAL\_CAN\_Sleep ( CAN\_HandleTypeDef \*

hcan)

Function Description

Enters the Sleep (low power) mode.

**Parameters** 

 hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values

HAL status.

Notes

None.

# 6.2.6.6 HAL\_CAN\_WakeUp

Function Name HAL\_StatusTypeDef HAL\_CAN\_WakeUp (

CAN\_HandleTypeDef \* hcan)

Function Description Wakes up the CAN peripheral from sleep mode, after that the

CAN peripheral is in the normal mode.

Parameters • hcan: pointer to a CAN\_HandleTypeDef structure that

contains the configuration information for the specified CAN.

Return values 

• HAL status.

Notes 

None.

### 6.2.6.7 HAL\_CAN\_IRQHandler

Function Name void HAL\_CAN\_IRQHandler ( CAN\_HandleTypeDef \* hcan)

**Function Description** 

Handles CAN interrupt request.

**Parameters** 

• **hcan**: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values

None.

Notes

None.

## 6.2.6.8 HAL\_CAN\_TxCpltCallback

Function Name void HAL\_CAN\_TxCpltCallback ( CAN\_HandleTypeDef \*

hcan)

Function Description

Parameters

Transmission complete callback in non blocking mode.

 hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values • None.

Notes 

None.

# 6.2.6.9 HAL\_CAN\_RxCpltCallback

Function Name void HAL\_CAN\_RxCpltCallback ( CAN\_HandleTypeDef \*

hcan)

**Function Description** 

Parameters

Transmission complete callback in non blocking mode.

 hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values 

None.

Notes • None.

## 6.2.6.10 HAL\_CAN\_ErrorCallback

Function Name void HAL\_CAN\_ErrorCallback ( CAN\_HandleTypeDef \* hcan)

Function Description Error CAN callback.

another Boothpater Error er av cambacit

• hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values 

None.

Notes • None.



#### 6.2.7 **Peripheral State and Error functions**

#### 6.2.7.1 **HAL\_CAN\_GetState**

**Function Name** HAL\_CAN\_StateTypeDef HAL\_CAN\_GetState (

CAN\_HandleTypeDef \* hcan)

**Function Description** 

return the CAN state

**Parameters** hcan: pointer to a CAN HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values **HAL** state

Notes None.

#### 6.2.7.2 **HAL\_CAN\_GetError**

**Function Name** uint32\_t HAL\_CAN\_GetError ( CAN\_HandleTypeDef \* hcan)

**Function Description** 

Return the CAN error code.

**Parameters** 

hcan: pointer to a CAN\_HandleTypeDef structure that contains the configuration information for the specified CAN.

Return values

**CAN Error Code** 

Notes

None.

#### 6.3 **CAN Firmware driver defines**

#### 6.3.1 CAN

CAN

CAN\_Exported\_Constants

#define: INAK\_TIMEOUT ((uint32\_t)0x0000FFFF)

- #define: SLAK\_TIMEOUT ((uint32\_t)0x0000FFFF)
- #define: CAN\_TXMAILBOX\_0 ((uint8\_t)0x00)
- #define: CAN\_TXMAILBOX\_1 ((uint8\_t)0x01)
- #define: CAN\_TXMAILBOX\_2 ((uint8\_t)0x02)

### CAN\_filter\_FIFO

- #define: CAN\_FILTER\_FIFO0 ((uint8\_t)0x00)
   Filter FIFO 0 assignment for filter x
- #define: CAN\_FILTER\_FIFO1 ((uint8\_t)0x01)
  Filter FIFO 1 assignment for filter x
- #define: CAN\_FilterFIFO0 CAN\_FILTER\_FIFO0
- #define: CAN\_FilterFIFO1 CAN\_FILTER\_FIFO1

### CAN\_filter\_mode

- #define: CAN\_FILTERMODE\_IDMASK ((uint8\_t)0x00)
   Identifier mask mode
- #define: CAN\_FILTERMODE\_IDLIST ((uint8\_t)0x01)
   Identifier list mode

## CAN\_filter\_scale

#define: CAN\_FILTERSCALE\_16BIT ((uint8\_t)0x00)
 Two 16-bit filters

#define: CAN\_FILTERSCALE\_32BIT ((uint8\_t)0x01)
 One 32-bit filter

### CAN\_flags

- #define: CAN\_FLAG\_RQCP0 ((uint32\_t)0x00000500)
   Request MailBox0 flag
- #define: CAN\_FLAG\_RQCP1 ((uint32\_t)0x00000508)
   Request MailBox1 flag
- #define: CAN\_FLAG\_RQCP2 ((uint32\_t)0x00000510)
   Request MailBox2 flag
- #define: CAN\_FLAG\_TXOK0 ((uint32\_t)0x00000501)
   Transmission OK MailBox0 flag
- #define: CAN\_FLAG\_TXOK1 ((uint32\_t)0x00000509)
   Transmission OK MailBox1 flag
- #define: CAN\_FLAG\_TXOK2 ((uint32\_t)0x00000511)
   Transmission OK MailBox2 flag
- #define: CAN\_FLAG\_TME0 ((uint32\_t)0x0000051A)
   Transmit mailbox 0 empty flag
- #define: CAN\_FLAG\_TME1 ((uint32\_t)0x0000051B)
   Transmit mailbox 0 empty flag
- #define: CAN\_FLAG\_TME2 ((uint32\_t)0x0000051C)
   Transmit mailbox 0 empty flag
- #define: CAN\_FLAG\_FF0 ((uint32\_t)0x00000203)
   FIFO 0 Full flag
- #define: CAN\_FLAG\_FOV0 ((uint32\_t)0x00000204)
  FIFO 0 Overrun flag

#define: CAN\_FLAG\_FF1 ((uint32\_t)0x00000403)
 FIFO 1 Full flag

- #define: CAN\_FLAG\_FOV1 ((uint32\_t)0x00000404)
   FIFO 1 Overrun flag
- #define: CAN\_FLAG\_WKU ((uint32\_t)0x00000103)
   Wake up flag
- #define: CAN\_FLAG\_SLAK ((uint32\_t)0x00000101)
   Sleep acknowledge flag
- #define: CAN\_FLAG\_SLAKI ((uint32\_t)0x00000104)
   Sleep acknowledge flag
- #define: CAN\_FLAG\_EWG ((uint32\_t)0x00000300)
   Error warning flag
- #define: CAN\_FLAG\_EPV ((uint32\_t)0x00000301)
   Error passive flag
- #define: CAN\_FLAG\_BOF ((uint32\_t)0x00000302)
   Bus-Off flag

### CAN\_identifier\_type

- #define: CAN\_ID\_STD ((uint32\_t)0x00000000)
   Standard Id
- #define: CAN\_ID\_EXT ((uint32\_t)0x00000004)
   Extended Id

## CAN\_InitStatus

#define: CAN\_INITSTATUS\_FAILED ((uint8\_t)0x00)
 CAN initialization failed

UM1725 HAL CAN Generic Driver

#define: CAN\_INITSTATUS\_SUCCESS ((uint8\_t)0x01)
 CAN initialization OK

### CAN\_interrupts

- #define: CAN\_IT\_TME ((uint32\_t)CAN\_IER\_TMEIE)
   Transmit mailbox empty interrupt
- #define: CAN\_IT\_FMP0 ((uint32\_t)CAN\_IER\_FMPIE0)
  FIFO 0 message pending interrupt
- #define: CAN\_IT\_FF0 ((uint32\_t)CAN\_IER\_FFIE0)
   FIFO 0 full interrupt
- #define: CAN\_IT\_FOV0 ((uint32\_t)CAN\_IER\_FOVIE0)
  FIFO 0 overrun interrupt
- #define: CAN\_IT\_FMP1 ((uint32\_t)CAN\_IER\_FMPIE1)
  FIFO 1 message pending interrupt
- #define: CAN\_IT\_FF1 ((uint32\_t)CAN\_IER\_FFIE1)
  FIFO 1 full interrupt
- #define: CAN\_IT\_FOV1 ((uint32\_t)CAN\_IER\_FOVIE1)
   FIFO 1 overrun interrupt
- #define: CAN\_IT\_WKU ((uint32\_t)CAN\_IER\_WKUIE)
  Wake-up interrupt
- #define: CAN\_IT\_SLK ((uint32\_t)CAN\_IER\_SLKIE)
   Sleep acknowledge interrupt
- #define: CAN\_IT\_EWG ((uint32\_t)CAN\_IER\_EWGIE)
   Error warning interrupt
- #define: CAN\_IT\_EPV ((uint32\_t)CAN\_IER\_EPVIE)
   Error passive interrupt

#define: CAN\_IT\_BOF ((uint32\_t)CAN\_IER\_BOFIE)
 Bus-off interrupt

- #define: CAN\_IT\_LEC ((uint32\_t)CAN\_IER\_LECIE)
   Last error code interrupt
- #define: CAN\_IT\_ERR ((uint32\_t)CAN\_IER\_ERRIE)

  Error Interrupt
- #define: CAN\_IT\_RQCP0 CAN\_IT\_TME
- #define: CAN\_IT\_RQCP1 CAN\_IT\_TME
- #define: CAN\_IT\_RQCP2 CAN\_IT\_TME

### CAN\_operating\_mode

- #define: CAN\_MODE\_NORMAL ((uint32\_t)0x00000000)
   Normal mode
- #define: CAN\_MODE\_LOOPBACK ((uint32\_t)CAN\_BTR\_LBKM)
   Loopback mode
- #define: CAN\_MODE\_SILENT ((uint32\_t)CAN\_BTR\_SILM)
   Silent mode
- #define: CAN\_MODE\_SILENT\_LOOPBACK ((uint32\_t)(CAN\_BTR\_LBKM | CAN\_BTR\_SILM))

Loopback combined with silent mode

### CAN\_receive\_FIFO\_number\_constants

#define: CAN\_FIFO0 ((uint8\_t)0x00)

CAN FIFO 0 used to receive

#define: CAN\_FIFO1 ((uint8\_t)0x01)

CAN FIFO 1 used to receive

### CAN\_remote\_transmission\_request

#define: CAN\_RTR\_DATA ((uint32\_t)0x00000000)
 Data frame

• #define: CAN\_RTR\_REMOTE ((uint32\_t)0x00000002)

Remote frame

## CAN\_synchronisation\_jump\_width

#define: CAN\_SJW\_1TQ ((uint32\_t)0x00000000)1 time quantum

#define: CAN\_SJW\_2TQ ((uint32\_t)CAN\_BTR\_SJW\_0)
 2 time quantum

#define: CAN\_SJW\_3TQ ((uint32\_t)CAN\_BTR\_SJW\_1)
 3 time quantum

#define: CAN\_SJW\_4TQ ((uint32\_t)CAN\_BTR\_SJW)
 4 time quantum

### CAN\_time\_quantum\_in\_bit\_segment\_1

#define: CAN\_BS1\_1TQ ((uint32\_t)0x00000000)
 1 time quantum

- #define: CAN\_BS1\_2TQ ((uint32\_t)CAN\_BTR\_TS1\_0)
   2 time quantum
- #define: CAN\_BS1\_3TQ ((uint32\_t)CAN\_BTR\_TS1\_1)
   3 time quantum
- #define: CAN\_BS1\_4TQ ((uint32\_t)(CAN\_BTR\_TS1\_1 | CAN\_BTR\_TS1\_0))
   4 time quantum

#define: CAN\_BS1\_5TQ ((uint32\_t)CAN\_BTR\_TS1\_2)
 5 time quantum

- #define: CAN\_BS1\_6TQ ((uint32\_t)(CAN\_BTR\_TS1\_2 | CAN\_BTR\_TS1\_0))
  6 time quantum
- #define: CAN\_BS1\_7TQ ((uint32\_t)(CAN\_BTR\_TS1\_2 | CAN\_BTR\_TS1\_1))
   7 time quantum
- #define: CAN\_BS1\_8TQ ((uint32\_t)(CAN\_BTR\_TS1\_2 | CAN\_BTR\_TS1\_1 | CAN\_BTR\_TS1\_0))

8 time quantum

- #define: CAN\_BS1\_9TQ ((uint32\_t)CAN\_BTR\_TS1\_3)
   9 time quantum
- #define: CAN\_BS1\_10TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_0))
   10 time quantum
- #define: CAN\_BS1\_11TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_1))
   11 time quantum
- #define: CAN\_BS1\_12TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_1 | CAN\_BTR\_TS1\_0))

12 time quantum

- #define: CAN\_BS1\_13TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_2))
   13 time quantum
- #define: CAN\_BS1\_14TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_2 | CAN\_BTR\_TS1\_0))

14 time quantum

#define: CAN\_BS1\_15TQ ((uint32\_t)(CAN\_BTR\_TS1\_3 | CAN\_BTR\_TS1\_2 | CAN\_BTR\_TS1\_1))

15 time quantum

• #define: CAN\_BS1\_16TQ ((uint32\_t)CAN\_BTR\_TS1)

130/865 DocID025834 Rev 1

16 time quantum

### CAN\_time\_quantum\_in\_bit\_segment\_2

- #define: CAN\_BS2\_1TQ ((uint32\_t)0x00000000)
   1 time quantum
- #define: CAN\_BS2\_2TQ ((uint32\_t)CAN\_BTR\_TS2\_0)
   2 time quantum
- #define: CAN\_BS2\_3TQ ((uint32\_t)CAN\_BTR\_TS2\_1)
   3 time quantum
- #define: CAN\_BS2\_4TQ ((uint32\_t)(CAN\_BTR\_TS2\_1 | CAN\_BTR\_TS2\_0))
   4 time quantum
- #define: CAN\_BS2\_5TQ ((uint32\_t)CAN\_BTR\_TS2\_2)
   time quantum
- #define: CAN\_BS2\_6TQ ((uint32\_t)(CAN\_BTR\_TS2\_2 | CAN\_BTR\_TS2\_0))
   6 time quantum
- #define: CAN\_BS2\_7TQ ((uint32\_t)(CAN\_BTR\_TS2\_2 | CAN\_BTR\_TS2\_1))
   7 time quantum
- #define: CAN\_BS2\_8TQ ((uint32\_t)CAN\_BTR\_TS2)
   8 time quantum

### CAN\_transmit\_constants

- #define: CAN\_TXSTATUS\_FAILED ((uint8\_t)0x00)
   CAN transmission failed
- #define: CAN\_TXSTATUS\_OK ((uint8\_t)0x01)
   CAN transmission succeeded
- #define: CAN\_TXSTATUS\_PENDING ((uint8\_t)0x02)
  CAN transmission pending

• #define: CAN\_TXSTATUS\_NOMAILBOX ((uint8\_t)0x04)

CAN cell did not provide CAN\_TxStatus\_NoMailBox

# 7 HAL CORTEX Generic Driver

# 7.1 CORTEX Firmware driver API description

The following section lists the various functions of the CORTEX library.

### 7.1.1 How to use this driver

## How to configure Interrupts using CORTEX HAL driver

This section provides functions allowing to configure the NVIC interrupts (IRQ). The Cortex-M4 exceptions are managed by CMSIS functions.

- Configure the NVIC Priority Grouping using HAL\_NVIC\_SetPriorityGrouping() function. Refer to STM32F3xx/STM32F4xx Cortex-M4 programming manual (PM0214) for details.
- 2. Configure the priority of the selected IRQ Channels using HAL\_NVIC\_SetPriority().
- 3. Enable the selected IRQ Channels using HAL\_NVIC\_EnableIRQ().
- 4. please refer to programing manual for details in how to configure priority. When the NVIC\_PRIORITYGROUP\_0 is selected, IRQ pre-emption is no more possible. The pending IRQ priority will be managed only by the sub priority. IRQ priority order (sorted by highest to lowest priority): Lowest pre-emption priority Lowest sub priority Lowest hardware priority (IRQ number)

### How to configure Systick using CORTEX HAL driver

Setup SysTick Timer for 1 msec interrupts.

- The HAL\_SYSTICK\_Config() function calls the SysTick\_Config() function which is a CMSIS function that:
  - Configures the SysTick Reload register with value passed as function parameter.
  - Configures the SysTick IRQ priority to the lowest value (0x0F).
  - Resets the SysTick Counter register.
  - Configures the SysTick Counter clock source to be Core Clock Source (HCLK).
  - Enables the SysTick Interrupt.
  - Starts the SysTick Counter.
- You can change the SysTick Clock source to be HCLK\_Div8 by calling the macro
   \_\_HAL\_CORTEX\_SYSTICKCLK\_CONFIG(SYSTICK\_CLKSOURCE\_HCLK\_DIV8)
  just after the HAL\_SYSTICK\_Config() function call. The
   \_\_HAL\_CORTEX\_SYSTICKCLK\_CONFIG() macro is defined inside the
  stm32f4xx\_hal\_cortex.h file.
- You can change the SysTick IRQ priority by calling the HAL\_NVIC\_SetPriority(SysTick\_IRQn,...) function just after the HAL\_SYSTICK\_Config() function call. The HAL\_NVIC\_SetPriority() call the NVIC\_SetPriority() function which is a CMSIS function.
- To adjust the SysTick time base, use the following formula: Reload Value = SysTick Counter Clock (Hz) x Desired Time base (s)
  - Reload Value is the parameter to be passed for HAL\_SYSTICK\_Config() function
  - Reload Value should not exceed 0xFFFFFF



## 7.1.2 Initialization and de-initialization functions

This section provides the CORTEX HAL driver functions allowing to configure Interrupts Systick functionalities

- HAL\_NVIC\_SetPriorityGrouping()
- HAL\_NVIC\_SetPriority()
- HAL\_NVIC\_EnableIRQ()
- HAL\_NVIC\_DisableIRQ()
- HAL\_NVIC\_SystemReset()
- HAL\_SYSTICK\_Config()

## 7.1.3 Peripheral Control functions

This subsection provides a set of functions allowing to control the CORTEX (NVIC, SYSTICK) functionalities.

- HAL\_NVIC\_GetPriorityGrouping()
- HAL\_NVIC\_GetPriority()
- HAL\_NVIC\_SetPendingIRQ()
- HAL\_NVIC\_GetPendingIRQ()
- HAL\_NVIC\_ClearPendingIRQ()
- HAL\_NVIC\_GetActive()
- HAL\_SYSTICK\_CLKSourceConfig()
- HAL\_SYSTICK\_IRQHandler()
- HAL\_SYSTICK\_Callback()

### 7.1.4 Initialization and de-initialization functions

# 7.1.4.1 HAL\_NVIC\_SetPriorityGrouping

134/865

| Function Name        | void HAL_NVIC_SetPriorityGrouping ( uint32_t PriorityGroup)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Sets the priority grouping field (pre-emption priority and subpriority) using the required unlock sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Parameters           | <ul> <li>PriorityGroup: The priority grouping bits length. This parameter can be one of the following values:         <ul> <li>NVIC_PRIORITYGROUP_0: 0 bits for pre-emption priority 4 bits for subpriority</li> <li>NVIC_PRIORITYGROUP_1: 1 bits for pre-emption priority 3 bits for subpriority</li> <li>NVIC_PRIORITYGROUP_2: 2 bits for pre-emption priority 2 bits for subpriority</li> <li>NVIC_PRIORITYGROUP_3: 3 bits for pre-emption priority 1 bits for subpriority</li> <li>NVIC_PRIORITYGROUP_4: 4 bits for pre-emption priority 0 bits for subpriority</li> </ul> </li> </ul> |
| Return values        | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Notes                | When the NVIC_PriorityGroup_0 is selected, IRQ pre-emption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

DocID025834 Rev 1

is no more possible. The pending IRQ priority will be managed only by the subpriority.

#### 7.1.4.2 **HAL\_NVIC\_SetPriority**

**Function Description** 

void HAL\_NVIC\_SetPriority (IRQn\_Type IRQn, uint32\_t **Function Name** PreemptPriority, uint32\_t SubPriority)

Sets the priority of an interrupt.

**Parameters IRQn**: External interrupt number. This parameter can be an enumerator of IRQn\_Type enumeration (For the complete

> STM32 Devices IRQ Channels list, please refer to stm32f4xx.h file)

PreemptPriority: The pre-emption priority for the IRQn channel. This parameter can be a value between 0 and 15 A lower priority value indicates a higher priority

SubPriority: the subpriority level for the IRQ channel. This parameter can be a value between 0 and 15 A lower priority

value indicates a higher priority.

Return values None.

Notes None.

#### 7.1.4.3 HAL\_NVIC\_EnableIRQ

Return values

void HAL\_NVIC\_EnableIRQ (IRQn\_Type IRQn) **Function Name** 

None.

**Function Description** Enables a device specific interrupt in the NVIC interrupt controller.

**Parameters** IRQn: External interrupt number. This parameter can be an enumerator of IRQn Type enumeration (For the complete STM32 Devices IRQ Channels list, please refer to

stm32f4xx.h file)

Notes To configure interrupts priority correctly, the

NVIC\_PriorityGroupConfig() function should be called before.

# 7.1.4.4 HAL\_NVIC\_DisableIRQ

Function Name void HAL\_NVIC\_DisableIRQ (IRQn\_Type IRQn)

Function Description Disables a device specific interrupt in the NVIC interrupt

controller.

Parameters • IRQn: External interrupt number. This parameter can be an

enumerator of IRQn\_Type enumeration (For the complete

STM32 Devices IRQ Channels list, please refer to

stm32f4xx.h file)

Return values 

None.

Notes • None.

## 7.1.4.5 HAL\_NVIC\_SystemReset

Function Name void HAL\_NVIC\_SystemReset (void)

Function Description Initiates a system reset request to reset the MCU.

Parameters • None.

Return values 

None.

Notes 

None.

### 7.1.4.6 HAL\_SYSTICK\_Config

Function Name uint32\_t HAL\_SYSTICK\_Config ( uint32\_t TicksNumb)

Function Description Initializes the System Timer and its interrupt, and starts the

System Tick Timer.

Parameters • TicksNumb: Specifies the ticks Number of ticks between

two interrupts.

Return values • status : - 0 Function succeeded.

1 Function failed.

Notes • None.

# 7.1.5 Peripheral Control functions

## 7.1.5.1 HAL\_NVIC\_GetPriorityGrouping

Function Name uint32\_t HAL\_NVIC\_GetPriorityGrouping (void)

Function Description Gets the priority grouping field from the NVIC Interrupt Controller.

Parameters • None.

Return values • Priority grouping field (SCB->AIRCR [10:8] PRIGROUP

field)

Notes 

None.

# 7.1.5.2 HAL\_NVIC\_GetPriority

Function Name void HAL\_NVIC\_GetPriority (IRQn\_Type IRQn, uint32\_t

PriorityGroup, uint32\_t \* pPreemptPriority, uint32\_t \*

pSubPriority)

Function Description

Parameters

Gets the priority of an interrupt.

- IRQn: External interrupt number. This parameter can be an enumerator of IRQn\_Type enumeration (For the complete STM32 Devices IRQ Channels list, please refer to stm32f4xx.h file)
- **PriorityGroup**: the priority grouping bits length. This parameter can be one of the following values:
  - NVIC\_PRIORITYGROUP\_0: 0 bits for pre-emption priority 4 bits for subpriority
  - NVIC\_PRIORITYGROUP\_1: 1 bits for pre-emption priority 3 bits for subpriority
  - NVIC\_PRIORITYGROUP\_2: 2 bits for pre-emption priority 2 bits for subpriority
  - NVIC\_PRIORITYGROUP\_3: 3 bits for pre-emption priority 1 bits for subpriority
  - NVIC\_PRIORITYGROUP\_4: 4 bits for pre-emption priority 0 bits for subpriority
- **pPreemptPriority**: Pointer on the Preemptive priority value (starting from 0).
- pSubPriority: Pointer on the Subpriority value (starting from 0).

Return values • None.

Notes • None.

## 7.1.5.3 HAL\_NVIC\_SetPendingIRQ

Function Name void HAL\_NVIC\_SetPendingIRQ (IRQn\_Type IRQn)

Function Description Sets Pending bit of an external interrupt.

• IRQn: External interrupt number This parameter can be an

enumerator of IRQn\_Type enumeration (For the complete

STM32 Devices IRQ Channels list, please refer to stm32f4xx.h file)

Return values • None.

Notes 

None.

# 7.1.5.4 HAL\_NVIC\_GetPendingIRQ

Function Name uint32\_t HAL\_NVIC\_GetPendingIRQ (IRQn\_Type IRQn)

Function Description Gets Pending Interrupt (reads the pending register in the NVIC

and returns the pending bit for the specified interrupt).

Parameters • IRQn: External interrupt number. This parameter can be an

enumerator of IRQn\_Type enumeration (For the complete

STM32 Devices IRQ Channels list, please refer to

stm32f4xx.h file)

Return values • status : - 0 Interrupt status is not pending.

1 Interrupt status is pending.

Notes 

None.

### 7.1.5.5 HAL\_NVIC\_ClearPendingIRQ



Function Name void HAL\_NVIC\_ClearPendingIRQ (IRQn\_Type IRQn)

Function Description Clears the pending bit of an external interrupt.

• IRQn: External interrupt number. This parameter can be an enumerator of IRQn\_Type enumeration (For the complete STM32 Devices IRQ Channels list, please refer to

stm32f4xx.h file)

Return values • None.

Notes 

None.

## 7.1.5.6 HAL\_NVIC\_GetActive

Function Name uint32\_t HAL\_NVIC\_GetActive (IRQn\_Type IRQn)

Function Description Gets active interrupt ( reads the active register in NVIC and

returns the active bit).

Parameters

• IRQn: External interrupt number This parameter can be an

enumerator of IRQn\_Type enumeration (For the complete STM32 Devices IRQ Channels list, please refer to

stm32f4xx.h file)

Return values • status : - 0 Interrupt status is not pending.

1 Interrupt status is pending.

Notes • None.

## 7.1.5.7 HAL\_SYSTICK\_CLKSourceConfig

Function Name void HAL\_SYSTICK\_CLKSourceConfig ( uint32\_t CLKSource)

Function Description Configures the SysTick clock source.

Parameters • CLKSource : specifies the SysTick clock source. This

parameter can be one of the following values:

 SYSTICK\_CLKSOURCE\_HCLK\_DIV8: AHB clock divided by 8 selected as SysTick clock source.

SYSTICK\_CLKSOURCE\_HCLK: AHB clock selected as SysTick clock source.

Return values • None.

Notes • None.

DocID025834 Rev 1 139/865

## 7.1.5.8 HAL SYSTICK IRQHandler

Function Name void HAL\_SYSTICK\_IRQHandler (void)

Function Description This function handles SYSTICK interrupt request.

Parameters • None.
Return values • None.
Notes • None.

### 7.1.5.9 HAL\_SYSTICK\_Callback

Function Name void HAL\_SYSTICK\_Callback (void)

Function Description SYSTICK callback.

Parameters • None.
Return values • None.
Notes • None.

## 7.2 CORTEX Firmware driver defines

### **7.2.1 CORTEX**

**CORTEX** 

CORTEX\_Preemption\_Priority\_Group

#define: NVIC\_PRIORITYGROUP\_0 ((uint32\_t)0x00000007)

0 bits for pre-emption priority 4 bits for subpriority

• #define: NVIC\_PRIORITYGROUP\_1 ((uint32\_t)0x00000006)

1 bits for pre-emption priority 3 bits for subpriority

#define: NVIC\_PRIORITYGROUP\_2 ((uint32\_t)0x00000005)

2 bits for pre-emption priority 2 bits for subpriority

• #define: NVIC\_PRIORITYGROUP\_3 ((uint32\_t)0x00000004)

3 bits for pre-emption priority 1 bits for subpriority

• #define: NVIC\_PRIORITYGROUP\_4 ((uint32\_t)0x00000003)

4 bits for pre-emption priority 0 bits for subpriority

## CORTEX\_SysTick\_clock\_source

• #define: SYSTICK\_CLKSOURCE\_HCLK\_DIV8 ((uint32\_t)0x00000000)

• #define: SYSTICK\_CLKSOURCE\_HCLK ((uint32\_t)0x00000004)

# 8 HAL CRC Generic Driver

# 8.1 CRC Firmware driver registers structures

# 8.1.1 CRC\_HandleTypeDef

CRC\_HandleTypeDef is defined in the stm32f4xx\_hal\_crc.h
Data Fields

- CRC\_TypeDef \* Instance
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_CRC\_StateTypeDef State

### **Field Documentation**

- CRC\_TypeDef\* CRC\_HandleTypeDef::Instance
  - Register base address
- HAL\_LockTypeDef CRC\_HandleTypeDef::Lock
  - CRC locking object
- \_\_IO HAL\_CRC\_StateTypeDef CRC\_HandleTypeDef::State
  - CRC communication state

## 8.1.2 CRC\_TypeDef

CRC\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t DR
- \_\_IO uint8 t IDR
- uint8\_t RESERVED0
- uint16\_t RESERVED1
- \_\_IO uint32\_t CR

### **Field Documentation**

- \_\_IO uint32\_t CRC\_TypeDef::DR
  - CRC Data register, Address offset: 0x00
- \_\_IO uint8\_t CRC\_TypeDef::IDR
  - CRC Independent data register, Address offset: 0x04
- uint8\_t CRC\_TypeDef::RESERVED0
  - Reserved, 0x05
- uint16\_t CRC\_TypeDef::RESERVED1
  - Reserved, 0x06
- \_\_IO uint32\_t CRC\_TypeDef::CR

CRC Control register, Address offset: 0x08

# 8.2 CRC Firmware driver API description

The following section lists the various functions of the CRC library.

### 8.2.1 How to use this driver

The CRC HAL driver can be used as follows:

- 1. Enable CRC AHB clock using \_\_CRC\_CLK\_ENABLE();
- 2. Use HAL\_CRC\_Accumulate() function to compute the CRC value of a 32-bit data buffer using combination of the previous CRC value and the new one.
- 3. Use HAL\_CRC\_Calculate() function to compute the CRC Value of a new 32-bit data buffer. This function resets the CRC computation unit before starting the computation to avoid getting wrong CRC values.

### 8.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the CRC according to the specified parameters in the CRC\_InitTypeDef and create the associated handle
- DeInitialize the CRC peripheral
- Initialize the CRC MSP
- Delnitialize CRC MSP
- HAL CRC Init()
- HAL\_CRC\_Delnit()
- HAL\_CRC\_MspInit()
- HAL CRC MspDeInit()

### 8.2.3 Peripheral Control functions

This section provides functions allowing to:

- Compute the 32-bit CRC value of 32-bit data buffer, using combination of the previous CRC value and the new one.
- Compute the 32-bit CRC value of 32-bit data buffer, independently of the previous CRC value.
- HAL\_CRC\_Accumulate()
- HAL\_CRC\_Calculate()

## 8.2.4 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

HAL\_CRC\_GetState()

## 8.2.5 Initialization and de-initialization functions

### 8.2.5.1 HAL\_CRC\_Init

Function Name HAL\_StatusTypeDef HAL\_CRC\_Init ( CRC\_HandleTypeDef \*

hcrc)

Function Description 
Initializes the CRC according to the specified parameters in the

CRC\_InitTypeDef and creates the associated handle.

• hcrc: pointer to a CRC\_HandleTypeDef structure that

contains the configuration information for CRC

Return values 

• HAL status

Notes • None.

## 8.2.5.2 HAL\_CRC\_Delnit

Function Name HAL\_StatusTypeDef HAL\_CRC\_DeInit ( CRC\_HandleTypeDef \*

hcrc)

Function Description D

Delnitializes the CRC peripheral.

**Parameters** 

 hcrc: pointer to a CRC\_HandleTypeDef structure that contains the configuration information for CRC

Return values • HAL status

Notes 

None.

## 8.2.5.3 HAL\_CRC\_MspInit

Function Name void HAL\_CRC\_MspInit ( CRC\_HandleTypeDef \* hcrc)

Function Description Initializes the CRC MSP.

Parameters • hcrc : pointer to a CRC\_HandleTypeDef structure that

contains the configuration information for CRC

Return values • None.

Notes 

None.

#### 8.2.5.4 HAL\_CRC\_MspDeInit

Function Name void HAL\_CRC\_MspDeInit ( CRC\_HandleTypeDef \* hcrc)

**Function Description** 

Delnitializes the CRC MSP.

**Parameters** 

• **hcrc**: pointer to a CRC\_HandleTypeDef structure that contains the configuration information for CRC

Return values

None.

Notes

None.

## 8.2.6 Peripheral Control functions

#### 8.2.6.1 HAL\_CRC\_Accumulate

Function Name uint32\_t HAL\_CRC\_Accumulate ( CRC\_HandleTypeDef \* hcrc,

uint32\_t pBuffer, uint32\_t BufferLength)

Function Description Computes the 32-bit CRC of 32-bit data buffer using combination

of the previous CRC value and the new one.

• hcrc: pointer to a CRC\_HandleTypeDef structure that contains the configuration information for CRC

contains the configuration information for CRC

 pBuffer: pointer to the buffer containing the data to be computed

**BufferLength**: length of the buffer to be computed

Return values • 32-bit CRC

Notes • None.

#### 8.2.6.2 HAL\_CRC\_Calculate

Function Name uint32 t HAL CRC Calculate ( CRC HandleTypeDef \* hcrc,

uint32\_t pBuffer, uint32\_t BufferLength)



HAL CRC Generic Driver UM1725

Function Description Computes the 32-bit CRC of 32-bit data buffer independently of

the previous CRC value.

• hcrc: pointer to a CRC\_HandleTypeDef structure that contains the configuration information for CRC

• **pBuffer**: Pointer to the buffer containing the data to be

computedBufferLength: Length of the buffer to be computed

Daniel Longar of the burier to be compute

Return values • 32-bit CRC

Notes • None.

## 8.2.7 Peripheral State functions

#### 8.2.7.1 HAL\_CRC\_GetState

Function Name HAL\_CRC\_StateTypeDef HAL\_CRC\_GetState (

CRC\_HandleTypeDef \* hcrc)

Function Description Returns the CRC state.

Parameters • hcrc : pointer to a CRC\_HandleTypeDef structure that

contains the configuration information for CRC

Return values • HAL state

Notes • None.

## 8.3 CRC Firmware driver defines

#### 8.3.1 CRC

CRC

# 9 HAL CRYP Generic Driver

# 9.1 CRYP Firmware driver registers structures

### 9.1.1 CRYP HandleTypeDef

CRYP\_HandleTypeDef is defined in the stm32f4xx\_hal\_cryp.h
Data Fields

- CRYP\_InitTypeDef Init
- uint8\_t \* pCrypInBuffPtr
- uint8 t \* pCrypOutBuffPtr
- \_\_IO uint16\_t CrypInCount
- \_\_IO uint16\_t CrypOutCount
- HAL\_StatusTypeDef Status
- HAL PhaseTypeDef Phase
- DMA\_HandleTypeDef \* hdmain
- DMA HandleTypeDef \* hdmaout
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_CRYP\_STATETypeDef State

#### **Field Documentation**

- CRYP\_InitTypeDef CRYP\_HandleTypeDef::Init
  - CRYP required parameters
- uint8\_t\* CRYP\_HandleTypeDef::pCrypInBuffPtr
  - Pointer to CRYP processing (encryption, decryption,...) buffer
- uint8\_t\* CRYP\_HandleTypeDef::pCrypOutBuffPtr
  - Pointer to CRYP processing (encryption, decryption,...) buffer
- \_\_IO uint16\_t CRYP\_HandleTypeDef::CrypInCount
  - Counter of inputed data
- \_\_IO uint16\_t CRYP\_HandleTypeDef::CrypOutCount
  - Counter of outputed data
- HAL\_StatusTypeDef CRYP\_HandleTypeDef::Status
  - CRYP peripheral status
- HAL PhaseTypeDef CRYP HandleTypeDef::Phase
  - CRYP peripheral phase
- DMA\_HandleTypeDef\* CRYP\_HandleTypeDef::hdmain
  - CRYP In DMA handle parameters
- DMA\_HandleTypeDef\* CRYP\_HandleTypeDef::hdmaout
  - CRYP Out DMA handle parameters
- HAL LockTypeDef CRYP HandleTypeDef::Lock
  - CRYP locking object
- \_\_IO HAL\_CRYP\_STATETypeDef CRYP\_HandleTypeDef::State
  - CRYP peripheral state

## 9.1.2 CRYP\_InitTypeDef

CRYP\_InitTypeDef is defined in the stm32f4xx\_hal\_cryp.h

#### **Data Fields**

- uint32\_t DataType
- uint32\_t KeySize
- uint8\_t \* pKey
- uint8 t \* pInitVect
- uint8 t IVSize
- uint8 t TagSize
- uint8\_t \* Header
- uint16 t HeaderSize
- uint8\_t \* pScratch

#### **Field Documentation**

- uint32\_t CRYP\_InitTypeDef::DataType
  - 32-bit data, 16-bit data, 8-bit data or 1-bit string. This parameter can be a value of CRYP Data Type
- uint32\_t CRYP\_InitTypeDef::KeySize
  - Used only in AES mode only: 128, 192 or 256 bit key length. This parameter can be a value of CRYP\_Key\_Size
- uint8\_t\* CRYP\_InitTypeDef::pKey
  - The key used for encryption/decryption
- uint8\_t\* CRYP\_InitTypeDef::pInitVect
  - The initialization vector used also as initialization counter in CTR mode
- uint8 t CRYP InitTypeDef::IVSize
  - The size of initialization vector. This parameter (called nonce size in CCM) is used only in AES-128/192/256 encryption/decryption CCM mode
- uint8 t CRYP InitTypeDef::TagSize
  - The size of returned authentication TAG. This parameter is used only in AES-128/192/256 encryption/decryption CCM mode
- uint8\_t\* CRYP\_InitTypeDef::Header
  - The header used in GCM and CCM modes
- uint16\_t CRYP\_InitTypeDef::HeaderSize
  - The size of header buffer in bytes
- uint8\_t\* CRYP\_InitTypeDef::pScratch
  - Scratch buffer used to append the header. It's size must be equal to header size
     + 21 bytes. This parameter is used only in AES-128/192/256
     encryption/decryption CCM mode

#### 9.1.3 CRYP TypeDef

CRYP\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

• \_\_IO uint32\_t CR

- IO uint32 t SR
- IO uint32 t DR
- \_\_IO uint32\_t DOUT
- IO uint32 t DMACR
- \_\_IO uint32\_t IMSCR
- \_\_IO uint32\_t RISR
- IO uint32 t MISR
- \_\_IO uint32\_t K0LR
- \_\_IO uint32\_t K0RR
- IO uint32 t K1LR
- IO uint32 t K1RR
- \_\_IO uint32\_t K2LR
- \_\_IO uint32\_t K2RR
- \_\_IO uint32\_t K3LR
- \_\_IO uint32\_t K3RR
- IO uint32 t IV0LR
- \_\_IO uint32\_t IV0RR
- \_\_IO uint32\_t IV1LR
- IO uint32 t IV1RR
- \_\_IO uint32\_t CSGCMCCM0R
- \_\_IO uint32\_t CSGCMCCM1R
- IO uint32 t CSGCMCCM2R
- \_\_IO uint32\_t CSGCMCCM3R
- \_\_IO uint32\_t CSGCMCCM4R
- \_\_IO uint32\_t CSGCMCCM5R
- \_\_IO uint32\_t CSGCMCCM6R
- IO uint32 t CSGCMCCM7R
- IO uint32 t CSGCM0R
- \_\_IO uint32\_t CSGCM1R
- \_\_IO uint32\_t CSGCM2R
- \_\_IO uint32\_t CSGCM3R
- \_\_IO uint32\_t CSGCM4R
- \_\_IO uint32\_t CSGCM5R\_\_IO uint32\_t CSGCM6R
- IO uint32 t CSGCM7R

### **Field Documentation**

- \_\_IO uint32\_t CRYP\_TypeDef::CR
  - CRYP control register, Address offset: 0x00
- \_\_IO uint32\_t CRYP\_TypeDef::SR
  - CRYP status register, Address offset: 0x04
- \_\_IO uint32\_t CRYP\_TypeDef::DR
  - CRYP data input register, Address offset: 0x08
- \_\_IO uint32\_t CRYP\_TypeDef::DOUT
  - CRYP data output register, Address offset: 0x0C
- \_\_IO uint32\_t CRYP\_TypeDef::DMACR
  - CRYP DMA control register, Address offset: 0x10
  - \_\_IO uint32\_t CRYP\_TypeDef::IMSCR
    - CRYP interrupt mask set/clear register, Address offset: 0x14
- \_\_IO uint32\_t CRYP\_TypeDef::RISR



- CRYP raw interrupt status register, Address offset: 0x18
- \_\_IO uint32\_t CRYP\_TypeDef::MISR
  - CRYP masked interrupt status register, Address offset: 0x1C
- \_\_IO uint32\_t CRYP\_TypeDef::K0LR
  - CRYP key left register 0, Address offset: 0x20
- \_\_IO uint32\_t CRYP\_TypeDef::K0RR
  - CRYP key right register 0, Address offset: 0x24
- \_\_IO uint32\_t CRYP\_TypeDef::K1LR
  - CRYP key left register 1, Address offset: 0x28
- IO uint32 t CRYP TypeDef::K1RR
  - CRYP key right register 1, Address offset: 0x2C
- \_\_IO uint32\_t CRYP\_TypeDef::K2LR
  - CRYP key left register 2, Address offset: 0x30
- \_\_IO uint32\_t CRYP\_TypeDef::K2RR
  - CRYP key right register 2, Address offset: 0x34
- IO uint32 t CRYP TypeDef::K3LR
  - CRYP key left register 3, Address offset: 0x38
- \_\_IO uint32\_t CRYP\_TypeDef::K3RR
  - CRYP key right register 3, Address offset: 0x3C
- \_\_IO uint32\_t CRYP\_TypeDef::IV0LR
  - CRYP initialization vector left-word register 0, Address offset: 0x40
- \_\_IO uint32\_t CRYP\_TypeDef::IV0RR
  - CRYP initialization vector right-word register 0, Address offset: 0x44
- \_\_IO uint32\_t CRYP\_TypeDef::IV1LR
  - CRYP initialization vector left-word register 1, Address offset: 0x48
- \_\_IO uint32\_t CRYP\_TypeDef::IV1RR
  - CRYP initialization vector right-word register 1, Address offset: 0x4C
- IO uint32 t CRYP TypeDef::CSGCMCCM0R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 0, Address offset: 0x50
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM1R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 1, Address offset: 0x54
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM2R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 2, Address offset: 0x58
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM3R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 3, Address offset: 0x5C
- IO uint32 t CRYP TypeDef::CSGCMCCM4R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 4, Address offset: 0x60
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM5R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 5, Address offset: 0x64
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM6R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 6, Address offset: 0x68
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCMCCM7R
  - CRYP GCM/GMAC or CCM/CMAC context swap register 7, Address offset: 0x6C
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM0R
  - CRYP GCM/GMAC context swap register 0, Address offset: 0x70



- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM1R
  - CRYP GCM/GMAC context swap register 1, Address offset: 0x74
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM2R
  - CRYP GCM/GMAC context swap register 2, Address offset: 0x78
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM3R
  - CRYP GCM/GMAC context swap register 3, Address offset: 0x7C
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM4R
  - CRYP GCM/GMAC context swap register 4, Address offset: 0x80
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM5R
  - CRYP GCM/GMAC context swap register 5, Address offset: 0x84
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM6R
  - CRYP GCM/GMAC context swap register 6, Address offset: 0x88
- \_\_IO uint32\_t CRYP\_TypeDef::CSGCM7R
  - CRYP GCM/GMAC context swap register 7, Address offset: 0x8C

# 9.2 CRYP Firmware driver API description

The following section lists the various functions of the CRYP library.

#### 9.2.1 How to use this driver

The CRYP HAL driver can be used as follows:

- 1. Initialize the CRYP low level resources by implementing the HAL\_CRYP\_MspInit():
  - a. Enable the CRYP interface clock using \_\_CRYP\_CLK\_ENABLE()
  - b. In case of using interrupts (e.g. HAL\_CRYP\_AESECB\_Encrypt\_IT())
    - Configure the CRYP interrupt priority using HAL\_NVIC\_SetPriority()
    - Enable the CRYP IRQ handler using HAL\_NVIC\_EnableIRQ()
    - In CRYP IRQ handler, call HAL\_CRYP\_IRQHandler()
    - In case of using DMA to control data transfer (e.g.

HAL\_CRYP\_AESECB\_Encrypt\_DMA())

- Enable the DMAx interface clock using \_\_DMAx\_CLK\_ENABLE()
- Configure and enable two DMA streams one for managing data transfer from memory to peripheral (input stream) and another stream for managing data transfer from peripheral to memory (output stream)
- Associate the initilalized DMA handle to the CRYP DMA handle using \_\_HAL\_LINKDMA()
- Configure the priority and enable the NVIC for the transfer complete interrupt on the two DMA Streams. The output stream should have higher priority than the input stream HAL\_NVIC\_SetPriority() and HAL\_NVIC\_EnableIRQ()
- 2. Initialize the CRYP HAL using HAL\_CRYP\_Init(). This function configures mainly:
  - a. The data type: 1-bit, 8-bit, 16-bit and 32-bit
  - b. The key size: 128, 192 and 256. This parameter is relevant only for AES
  - The encryption/decryption key. It's size depends on the algorithm used for encryption/decryption
  - d. The initialization vector (counter). It is not used ECB mode.
- 3. Three processing (encryption/decryption) functions are available:
  - Polling mode: encryption and decryption APIs are blocking functions i.e. they
    process the data and wait till the processing is finished, e.g.
    HAL\_CRYP\_AESCBC\_Encrypt()



- b. Interrupt mode: encryption and decryption APIs are not blocking functions i.e. they process the data under interrupt, e.g. HAL CRYP AESCBC Encrypt IT()
- c. DMA mode: encryption and decryption APIs are not blocking functions i.e. the data transfer is ensured by DMA, e.g. HAL\_CRYP\_AESCBC\_Encrypt\_DMA()
- 4. When the processing function is called at first time after HAL\_CRYP\_Init() the CRYP peripheral is initialized and processes the buffer in input. At second call, the processing function performs an append of the already processed buffer. When a new data block is to be processed, call HAL\_CRYP\_Init() then the processing function.
- 5. Call HAL\_CRYP\_Delnit() to deinitialize the CRYP peripheral.

#### 9.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the CRYP according to the specified parameters in the CRYP\_InitTypeDef and creates the associated handle
- DeInitialize the CRYP peripheral
- Initialize the CRYP MSP
- DeInitialize CRYP MSP
- HAL\_CRYP\_Init()
- HAL\_CRYP\_DeInit()
- HAL\_CRYP\_MspInit()
- HAL\_CRYP\_MspDeInit()

#### 9.2.3 AES processing functions

This section provides functions allowing to:

- Encrypt plaintext using AES-128/192/256 using chaining modes
- Decrypt cyphertext using AES-128/192/256 using chaining modes

Three processing functions are available:

- Polling mode
- Interrupt mode
- DMA mode
- HAL CRYP AESECB Encrypt()
- HAL\_CRYP\_AESCBC\_Encrypt()
- HAL\_CRYP\_AESCTR\_Encrypt()
- HAL\_CRYP\_AESECB\_Decrypt()
- HAL\_CRYP\_AESCBC\_Decrypt()
- HAL\_CRYP\_AESCTR\_Decrypt()
- HAL\_CRYP\_AESECB\_Encrypt\_IT()
- HAL\_CRYP\_AESCBC\_Encrypt\_IT()
- HAL\_CRYP\_AESCTR\_Encrypt\_IT()
- HAL\_CRYP\_AESECB\_Decrypt\_IT()
- HAL\_CRYP\_AESCBC\_Decrypt\_IT()HAL\_CRYP\_AESCTR\_Decrypt\_IT()
- HAL\_CRYP\_AESECB\_Encrypt\_DMA()
- HAL\_CRYP\_AESCBC\_Encrypt\_DMA()
- HAL\_CRYP\_AESCTR\_Encrypt\_DMA()
- HAL\_CRYP\_AESECB\_Decrypt\_DMA()
- HAL\_CRYP\_AESCBC\_Decrypt\_DMA()

HAL\_CRYP\_AESCTR\_Decrypt\_DMA()

## 9.2.4 DES processing functions

This section provides functions allowing to:

- Encrypt plaintext using DES using ECB or CBC chaining modes
- Decrypt cyphertext using ECB or CBC chaining modes

Three processing functions are available:

- Polling mode
- Interrupt mode
- DMA mode
- HAL\_CRYP\_DESECB\_Encrypt()
- HAL\_CRYP\_DESECB\_Decrypt()
- HAL\_CRYP\_DESCBC\_Encrypt()
- HAL\_CRYP\_DESCBC\_Decrypt()
- HAL\_CRYP\_DESECB\_Encrypt\_IT()
- HAL\_CRYP\_DESCBC\_Encrypt\_IT()
- HAL\_CRYP\_DESECB\_Decrypt\_IT()
- HAL\_CRYP\_DESCBC\_Decrypt\_IT()
- HAL\_CRYP\_DESECB\_Encrypt\_DMA()
- HAL\_CRYP\_DESCBC\_Encrypt\_DMA()
- HAL\_CRYP\_DESECB\_Decrypt\_DMA()
- HAL\_CRYP\_DESCBC\_Decrypt\_DMA()

# 9.2.5 TDES processing functions

This section provides functions allowing to:

- Encrypt plaintext using TDES based on ECB or CBC chaining modes
- Decrypt cyphertext using TDES based on ECB or CBC chaining modes

Three processing functions are available:

- Polling mode
- Interrupt mode
- DMA mode
- HAL\_CRYP\_TDESECB\_Encrypt()
- HAL\_CRYP\_TDESECB\_Decrypt()
- HAL\_CRYP\_TDESCBC\_Encrypt()
- HAL\_CRYP\_TDESCBC\_Decrypt()
- HAL\_CRYP\_TDESECB\_Encrypt\_IT()
- HAL\_CRYP\_TDESCBC\_Encrypt\_IT()
- HAL\_CRYP\_TDESECB\_Decrypt\_IT()
- HAL\_CRYP\_TDESCBC\_Decrypt\_IT()
- HAL\_CRYP\_TDESECB\_Encrypt\_DMA()
- HAL\_CRYP\_TDESCBC\_Encrypt\_DMA()
- HAL\_CRYP\_TDESECB\_Decrypt\_DMA()
- HAL\_CRYP\_TDESCBC\_Decrypt\_DMA()

#### 9.2.6 DMA callback functions



This section provides DMA callback functions:

- DMA Input data transfer complete
- DMA Output data transfer complete
- DMA error
- HAL\_CRYP\_InCpltCallback()
- HAL CRYP OutCpltCallback()
- HAL\_CRYP\_ErrorCallback()

# 9.2.7 CRYP IRQ handler management

This section provides CRYP IRQ handler function.

• HAL\_CRYP\_IRQHandler()

# 9.2.8 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral.

HAL\_CRYP\_GetState()

#### 9.2.9 Initialization and de-initialization functions

#### 9.2.9.1 HAL CRYP Init

Function Name HAL\_StatusTypeDef HAL\_CRYP\_Init ( CRYP\_HandleTypeDef \*

hcryp)

Function Description Initializes the CRYP according to the specified parameters in the

CRYP\_InitTypeDef and creates the associated handle.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

Return values 

• HAL status

Notes • None.

#### 9.2.9.2 HAL\_CRYP\_Delnit

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DeInit (

CRYP\_HandleTypeDef \* hcryp)

**Function Description** 

Delnitializes the CRYP peripheral.

**Parameters** 

• **hcryp**: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module



Return values • HAL status

Notes • None.

# 9.2.9.3 HAL\_CRYP\_MspInit

Function Name void HAL\_CRYP\_MspInit ( CRYP\_HandleTypeDef \* hcryp)

**Function Description** 

Initializes the CRYP MSP.

Parameters

 hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

Return values

None.

Notes

None.

# 9.2.9.4 HAL\_CRYP\_MspDeInit

Function Name void HAL\_CRYP\_MspDeInit ( CRYP\_HandleTypeDef \* hcryp)

**Function Description** 

Delnitializes CRYP MSP.

**Parameters** 

• **hcryp**: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

Return values

None.

Notes

None.

## 9.2.10 AES processing functions

# 9.2.10.1 HAL\_CRYP\_AESECB\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES ECB encryption mode then

encrypt pPlainData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16.

• pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values 

• HAL status

Notes • None.

## 9.2.10.2 HAL\_CRYP\_AESCBC\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES CBC encryption mode then

encrypt pPlainData.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16.

pCypherData: Pointer to the cyphertext buffer

Timeout : Specify Timeout value

Return values 
• HAL status

Notes • None.

#### 9.2.10.3 HAL\_CRYP\_AESCTR\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCTR\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES CTR encryption mode then

encrypt pPlainData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module



pPlainData : Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 16.

pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values

HAL status

Notes

None.

# 9.2.10.4 HAL\_CRYP\_AESECB\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Decrypt (
CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES ECB decryption mode then

decrypted pCypherData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module **pCypherData**: Pointer to the cyphertext buffer

• **Size**: Length of the plaintext buffer, must be a multiple of 16.

• **pPlainData**: Pointer to the plaintext buffer

• **Timeout**: Specify Timeout value

Return values 

• HAL status

Notes • None.

#### 9.2.10.5 HAL\_CRYP\_AESCBC\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData, uint16\_t Size, uint8\_t \* pPlainData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES ECB decryption mode then

decrypted pCypherData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pCypherData**: Pointer to the cyphertext buffer

Size: Length of the plaintext buffer, must be a multiple of 16.

• **pPlainData**: Pointer to the plaintext buffer

• **Timeout**: Specify Timeout value

Return values 

• HAL status

Notes • None.

#### 9.2.10.6 HAL\_CRYP\_AESCTR\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCTR\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData, uint16\_t Size, uint8\_t \* pPlainData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in AES CTR decryption mode then

decrypted pCypherData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module **pCypherData**: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16.

• **pPlainData**: Pointer to the plaintext buffer

• Timeout : Specify Timeout value

Return values • HAL status

Notes 

None.

# 9.2.10.7 HAL\_CRYP\_AESECB\_Encrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES ECB encryption mode

using Interrupt.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

bytes

pCypherData: Pointer to the cyphertext buffer

Return values 

• HAL status

Notes 

None.



#### 9.2.10.8 HAL\_CRYP\_AESCBC\_Encrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES CBC encryption mode

using Interrupt.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

bytes

• **pCypherData**: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

#### 9.2.10.9 HAL\_CRYP\_AESCTR\_Encrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCTR\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES CTR encryption mode

using Interrupt.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 16

bytes

• pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

## 9.2.10.10 HAL\_CRYP\_AESECB\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES ECB decryption mode

using Interrupt.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

pCypherData: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16.

• pPlainData: Pointer to the plaintext buffer

Return values • HAL status

Notes • None.

### 9.2.10.11 HAL\_CRYP\_AESCBC\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES CBC decryption mode

using IT.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

pCypherData: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

pPlainData : Pointer to the plaintext buffer

Return values • HAL status

Notes • None.

#### 9.2.10.12 HAL\_CRYP\_AESCTR\_Decrypt\_IT

Function Name HAL StatusTypeDef HAL CRYP AESCTR Decrypt IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,



uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES CTR decryption mode

using Interrupt.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pCypherData: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

• **pPlainData**: Pointer to the plaintext buffer

Return values 

• HAL status

Notes • None.

### 9.2.10.13 HAL\_CRYP\_AESECB\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES ECB encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

bytes

• pCypherData: Pointer to the cyphertext buffer

Return values 

• HAL status

Notes • None.

#### 9.2.10.14 HAL\_CRYP\_AESCBC\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES CBC encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that



contains the configuration information for CRYP module

pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16.

• pCypherData: Pointer to the cyphertext buffer

Return values

HAL status

Notes

None.

#### 9.2.10.15 HAL\_CRYP\_AESCTR\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCTR\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in AES CTR encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

pPlainData: Pointer to the plaintext buffer
Size: Length of the plaintext buffer, must be a multiple of 16.

pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes 

None.

#### 9.2.10.16 HAL CRYP AESECB Decrypt DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESECB\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16 t Size, uint8 t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES ECB decryption mode

using DMA.

• **hcryp**: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pCypherData**: Pointer to the cyphertext buffer

Size: Length of the plaintext buffer, must be a multiple of 16

bytes

• **pPlainData**: Pointer to the plaintext buffer



Return values 

• HAL status

Notes • None.

#### 9.2.10.17 HAL\_CRYP\_AESCBC\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCBC\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES CBC encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pCypherData**: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

bytes

• **pPlainData**: Pointer to the plaintext buffer

Return values • HAL status

Notes • None.

#### 9.2.10.18 HAL\_CRYP\_AESCTR\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_AESCTR\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in AES CTR decryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pCypherData**: Pointer to the cyphertext buffer

• Size: Length of the plaintext buffer, must be a multiple of 16

pPlainData : Pointer to the plaintext buffer

Return values • HAL status

Notes • None.

# 9.2.11 DES processing functions

#### 9.2.11.1 HAL\_CRYP\_DESECB\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in DES ECB encryption mode.

• **hcryp**: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values • HAL status

Notes • None.

#### 9.2.11.2 HAL\_CRYP\_DESECB\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

**Function Description** 

Initializes the CRYP peripheral in DES ECB decryption mode.

**Parameters** 

• **hcryp**: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values 

• HAL status

Notes • None.

#### 9.2.11.3 HAL\_CRYP\_DESCBC\_Encrypt



Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

**Function Description** 

Initializes the CRYP peripheral in DES CBC encryption mode.

**Parameters** 

 hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Timeout : Specify Timeout value

Return values

HAL status

Notes

None.

# 9.2.11.4 HAL\_CRYP\_DESCBC\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

**Function Description** 

Initializes the CRYP peripheral in DES ECB decryption mode.

**Parameters** 

 hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values

HAL status

Notes

None.

#### 9.2.11.5 HAL\_CRYP\_DESECB\_Encrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in DES ECB encryption mode

57

DocID025834 Rev 1

165/865

using IT.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes 

None.

#### 9.2.11.6 HAL\_CRYP\_DESCBC\_Encrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8 t \* pCypherData)

Function Description Initializes the CRYP peripheral in DES CBC encryption mode

using interrupt.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

#### 9.2.11.7 HAL\_CRYP\_DESECB\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in DES ECB decryption mode

using IT.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 8



• **pCypherData**: Pointer to the cyphertext buffer

Return values 

• HAL status

Notes 

None.

#### 9.2.11.8 HAL\_CRYP\_DESCBC\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in DES ECB decryption mode

using interrupt.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData : Pointer to the cyphertext buffer

Return values • HAL status

Notes 

None.

#### 9.2.11.9 HAL\_CRYP\_DESECB\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in DES ECB encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

**pCypherData**: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

### 9.2.11.10 HAL\_CRYP\_DESCBC\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in DES CBC encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes 

None.

## 9.2.11.11 HAL\_CRYP\_DESECB\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESECB\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in DES ECB decryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes 

None.

#### 9.2.11.12 HAL\_CRYP\_DESCBC\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_DESCBC\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in DES ECB decryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values 
• HAL status

Notes 

None.

# 9.2.12 TDES processing functions

#### 9.2.12.1 HAL\_CRYP\_TDESECB\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Encrypt (

**CRYP\_HandleTypeDef** \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in TDES ECB encryption mode

then encrypt pPlainData.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values • HAL status

Notes 

None.

#### 9.2.12.2 HAL\_CRYP\_TDESECB\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,



uint16 t Size, uint8 t \* pPlainData, uint32 t Timeout)

Function Description Initializes the CRYP peripheral in TDES ECB decryption mode

then decrypted pCypherData.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

pPlainData: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

• Timeout : Specify Timeout value

Return values • HAL status

Notes 

None.

# 9.2.12.3 HAL\_CRYP\_TDESCBC\_Encrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Encrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in TDES CBC encryption mode

then encrypt pPlainData.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

Timeout : Specify Timeout value

Return values 

• HAL status

Notes • None.

## 9.2.12.4 HAL\_CRYP\_TDESCBC\_Decrypt

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Decrypt (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData, uint16\_t Size, uint8\_t \* pPlainData, uint32\_t Timeout)

Function Description Initializes the CRYP peripheral in TDES CBC decryption mode

then decrypted pCypherData.



hcryp : pointer to a CRYP\_HandleTypeDef structure that **Parameters** contains the configuration information for CRYP module pCypherData: Pointer to the cyphertext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

pPlainData: Pointer to the plaintext buffer

Timeout: Specify Timeout value

Return values **HAL** status

Notes None.

#### 9.2.12.5 HAL\_CRYP\_TDESECB\_Encrypt\_IT

HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Encrypt\_IT ( **Function Name** 

**CRYP\_HandleTypeDef** \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

**Function Description** Initializes the CRYP peripheral in TDES ECB encryption mode

using interrupt.

**Parameters hcryp**: pointer to a CRYP HandleTypeDef structure that

contains the configuration information for CRYP module

pPlainData: Pointer to the plaintext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values **HAL** status

Notes None.

#### 9.2.12.6 HAL\_CRYP\_TDESCBC\_Encrypt\_IT

**Function Name** HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Encrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

**Function Description** Initializes the CRYP peripheral in TDES CBC encryption mode.

**Parameters hcryp**: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

**pPlainData**: Pointer to the plaintext buffer Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

#### 9.2.12.7 HAL\_CRYP\_TDESECB\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description

Initializes the CRYP peripheral in TDES ECB decryption mode.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• **pPlainData**: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

#### 9.2.12.8 HAL\_CRYP\_TDESCBC\_Decrypt\_IT

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Decrypt\_IT (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in TDES CBC decryption mode.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

pCypherData : Pointer to the cyphertext buffer

Size: Length of the plaintext buffer, must be a multiple of 8

• pPlainData: Pointer to the plaintext buffer

Return values • HAL status

Notes 

None.

## 9.2.12.9 HAL\_CRYP\_TDESECB\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in TDES ECB encryption mode

using DMA.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

• pPlainData : Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

• pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

### 9.2.12.10 HAL\_CRYP\_TDESCBC\_Encrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Encrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pPlainData, uint16\_t

Size, uint8\_t \* pCypherData)

Function Description Initializes the CRYP peripheral in TDES CBC encryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData: Pointer to the cyphertext buffer

Return values • HAL status

Notes • None.

#### 9.2.12.11 HAL\_CRYP\_TDESECB\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESECB\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,



uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in TDES ECB decryption mode

using DMA.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

• pPlainData: Pointer to the plaintext buffer

• Size: Length of the plaintext buffer, must be a multiple of 8

pCypherData : Pointer to the cyphertext buffer

Return values 

• HAL status

Notes • None.

### 9.2.12.12 HAL\_CRYP\_TDESCBC\_Decrypt\_DMA

Function Name HAL\_StatusTypeDef HAL\_CRYP\_TDESCBC\_Decrypt\_DMA (

CRYP\_HandleTypeDef \* hcryp, uint8\_t \* pCypherData,

uint16\_t Size, uint8\_t \* pPlainData)

Function Description Initializes the CRYP peripheral in TDES CBC decryption mode

using DMA.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

pCypherData: Pointer to the cyphertext buffer
Size: Length of the plaintext buffer, must be a multiple of 8

pPlainData : Pointer to the plaintext buffer

Return values 

• HAL status

Notes 

None.

#### 9.2.13 DMA callback functions

## 9.2.13.1 HAL\_CRYP\_InCpltCallback

Function Name void HAL\_CRYP\_InCpltCallback ( CRYP\_HandleTypeDef \*

hcryp)

Function Description Input FIFO transfer completed callbacks.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module



Return values • None.

Notes • None.

## 9.2.13.2 HAL\_CRYP\_OutCpltCallback

Function Name void HAL\_CRYP\_OutCpltCallback ( CRYP\_HandleTypeDef \*

hcryp)

Function Description Output FIFO transfer completed callbacks.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

Return values • None.

Notes • None.

## 9.2.13.3 HAL\_CRYP\_ErrorCallback

Function Name void HAL\_CRYP\_ErrorCallback ( CRYP\_HandleTypeDef \*

hcryp)

Function Description CRYP error callbacks.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

Return values • None.

Notes • None.

# 9.2.14 CRYP IRQ handler management

#### 9.2.14.1 HAL\_CRYP\_IRQHandler

Function Name void HAL\_CRYP\_IRQHandler ( CRYP\_HandleTypeDef \* hcryp)

57

Function Description This function handles CRYP interrupt request.

None.

• hcryp: pointer to a CRYP\_HandleTypeDef structure that contains the configuration information for CRYP module

Return values • None.

# 9.2.15 Peripheral State functions

## 9.2.15.1 HAL\_CRYP\_GetState

Notes

Function Name HAL\_CRYP\_STATETypeDef HAL\_CRYP\_GetState (

CRYP\_HandleTypeDef \* hcryp)

Function Description Returns the CRYP state.

Parameters • hcryp: pointer to a CRYP\_HandleTypeDef structure that

contains the configuration information for CRYP module

Return values • HAL state

Notes • None.

#### 9.3 CRYP Firmware driver defines

#### 9.3.1 CRYP

**CRYP** 

CRYP\_AlgoModeDirection

- #define: CRYP\_CR\_ALGOMODE\_DIRECTION ((uint32\_t)0x0008003C)
- #define: CRYP\_CR\_ALGOMODE\_TDES\_ECB\_ENCRYPT ((uint32\_t)0x00000000)
- #define: CRYP\_CR\_ALGOMODE\_TDES\_ECB\_DECRYPT ((uint32\_t)0x00000004)
- #define: CRYP\_CR\_ALGOMODE\_TDES\_CBC\_ENCRYPT ((uint32\_t)0x00000008)

- #define: CRYP\_CR\_ALGOMODE\_TDES\_CBC\_DECRYPT ((uint32\_t)0x0000000C)
- #define: CRYP\_CR\_ALGOMODE\_DES\_ECB\_ENCRYPT ((uint32\_t)0x00000010)
- #define: CRYP\_CR\_ALGOMODE\_DES\_ECB\_DECRYPT ((uint32\_t)0x00000014)
- #define: CRYP\_CR\_ALGOMODE\_DES\_CBC\_ENCRYPT ((uint32\_t)0x00000018)
- #define: CRYP\_CR\_ALGOMODE\_DES\_CBC\_DECRYPT ((uint32\_t)0x0000001C)
- #define: CRYP\_CR\_ALGOMODE\_AES\_ECB\_ENCRYPT ((uint32\_t)0x00000020)
- #define: CRYP\_CR\_ALGOMODE\_AES\_ECB\_DECRYPT ((uint32\_t)0x00000024)
- #define: CRYP\_CR\_ALGOMODE\_AES\_CBC\_ENCRYPT ((uint32\_t)0x00000028)
- #define: CRYP\_CR\_ALGOMODE\_AES\_CBC\_DECRYPT ((uint32\_t)0x0000002C)
- #define: CRYP\_CR\_ALGOMODE\_AES\_CTR\_ENCRYPT ((uint32\_t)0x00000030)
- #define: CRYP\_CR\_ALGOMODE\_AES\_CTR\_DECRYPT ((uint32\_t)0x00000034)

CRYP\_Data\_Type



- #define: CRYP\_DATATYPE\_32B ((uint32\_t)0x00000000)
- #define: CRYP\_DATATYPE\_16B CRYP\_CR\_DATATYPE\_0
- #define: CRYP\_DATATYPE\_8B CRYP\_CR\_DATATYPE\_1
- #define: CRYP\_DATATYPE\_1B CRYP\_CR\_DATATYPE

#### CRYP\_Flags

• #define: CRYP\_FLAG\_BUSY ((uint32\_t)0x00000010)

The CRYP core is currently processing a block of data or a key preparation (for AES decryption).

- #define: CRYP\_FLAG\_IFEM ((uint32\_t)0x00000001)
   Input FIFO is empty
- #define: CRYP\_FLAG\_IFNF ((uint32\_t)0x00000002)
   Input FIFO is not Full
- #define: CRYP\_FLAG\_OFNE ((uint32\_t)0x00000004)
   Output FIFO is not empty
- #define: CRYP\_FLAG\_OFFU ((uint32\_t)0x00000008)
   Output FIFO is Full
- #define: CRYP\_FLAG\_OUTRIS ((uint32\_t)0x01000002)
   Output FIFO service raw interrupt status
- #define: CRYP\_FLAG\_INRIS ((uint32\_t)0x01000001)
  Input FIFO service raw interrupt status

#### CRYP\_Interrupt

• #define: CRYP\_IT\_INI ((uint32\_t)CRYP\_IMSCR\_INIM)

Input FIFO Interrupt

#define: CRYP\_IT\_OUTI ((uint32\_t)CRYP\_IMSCR\_OUTIM)
 Output FIFO Interrupt

## CRYP\_Key\_Size

- #define: CRYP\_KEYSIZE\_128B ((uint32\_t)0x00000000)
- #define: CRYP\_KEYSIZE\_192B CRYP\_CR\_KEYSIZE\_0
- #define: CRYP\_KEYSIZE\_256B CRYP\_CR\_KEYSIZE\_1

HAL DAC Generic Driver UM1725

# 10 HAL DAC Generic Driver

# 10.1 DAC Firmware driver registers structures

## 10.1.1 DAC\_HandleTypeDef

DAC\_HandleTypeDef is defined in the stm32f4xx\_hal\_dac.h
Data Fields

- DAC\_TypeDef \* Instance
- \_\_IO HAL\_DAC\_StateTypeDef State
- HAL\_LockTypeDef Lock
- DMA\_HandleTypeDef \* DMA\_Handle1
- DMA\_HandleTypeDef \* DMA\_Handle2
- IO uint32 t ErrorCode

#### **Field Documentation**

- DAC\_TypeDef\* DAC\_HandleTypeDef::Instance
  - Register base address
- \_\_IO HAL\_DAC\_StateTypeDef DAC\_HandleTypeDef::State
  - DAC communication state
- HAL\_LockTypeDef DAC\_HandleTypeDef::Lock
  - DAC locking object
- DMA\_HandleTypeDef\* DAC\_HandleTypeDef::DMA\_Handle1
  - Pointer DMA handler for channel 1
- DMA\_HandleTypeDef\* DAC\_HandleTypeDef::DMA\_Handle2
  - Pointer DMA handler for channel 2
- \_\_IO uint32\_t DAC\_HandleTypeDef::ErrorCode
  - DAC Error code

#### 10.1.2 DAC\_ChannelConfTypeDef

DAC\_ChannelConfTypeDef is defined in the stm32f4xx\_hal\_dac.h
Data Fields

- uint32\_t DAC\_Trigger
- uint32\_t DAC\_OutputBuffer

#### **Field Documentation**

- uint32\_t DAC\_ChannelConfTypeDef::DAC\_Trigger
  - Specifies the external trigger for the selected DAC channel. This parameter can be a value of *DAC\_trigger\_selection*

UM1725 HAL DAC Generic Driver

## uint32\_t DAC\_ChannelConfTypeDef::DAC\_OutputBuffer

Specifies whether the DAC channel output buffer is enabled or disabled. This
parameter can be a value of <u>DAC\_output\_buffer</u>

# 10.1.3 DAC\_TypeDef

DAC\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_ t CR
- \_\_IO uint32\_t SWTRIGR
- IO uint32 t DHR12R1
- \_\_IO uint32\_t DHR12L1
- \_\_IO uint32\_t DHR8R1
- IO uint32 t DHR12R2
- IO uint32 t DHR12L2
- \_\_IO uint32\_t DHR8R2
- IO uint32 t DHR12RD
- IO uint32 t DHR12LD
- \_\_IO uint32\_t DHR8RD
- IO uint32 t DOR1
- \_\_IO uint32\_t DOR2
- \_\_IO uint32\_t SR

#### **Field Documentation**

- \_\_IO uint32\_t DAC\_TypeDef::CR
  - DAC control register, Address offset: 0x00
- \_\_IO uint32\_t DAC\_TypeDef::SWTRIGR
  - DAC software trigger register, Address offset: 0x04
- IO uint32 t DAC TypeDef::DHR12R1
  - DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08
- \_\_IO uint32\_t DAC\_TypeDef::DHR12L1
  - DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C
- \_\_IO uint32\_t DAC\_TypeDef::DHR8R1
  - DAC channel 8-bit right aligned data holding register, Address offset: 0x10
- \_\_IO uint32\_t DAC\_TypeDef::DHR12R2
- DAC channel2 12-bit right aligned data holding register, Address offset: 0x14
- \_\_IO uint32\_t DAC\_TypeDef::DHR12L2
  - DAC channel2 12-bit left aligned data holding register, Address offset: 0x18
- \_\_IO uint32\_t DAC\_TypeDef::DHR8R2
  - DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C
- \_\_IO uint32\_t DAC\_TypeDef::DHR12RD
  - Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20
- \_\_IO uint32\_t DAC\_TypeDef::DHR12LD
  - DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24
- \_\_IO uint32\_t DAC\_TypeDef::DHR8RD
  - DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28
- \_\_IO uint32\_t DAC\_TypeDef::DOR1

- DAC channel1 data output register, Address offset: 0x2C
- \_\_IO uint32\_t DAC\_TypeDef::DOR2
  - DAC channel2 data output register, Address offset: 0x30
- \_\_IO uint32\_t DAC\_TypeDef::SR
  - DAC status register, Address offset: 0x34

# 10.2 DAC Firmware driver API description

The following section lists the various functions of the DAC library.

# 10.2.1 DAC Peripheral features

#### **DAC Channels**

The device integrates two 12-bit Digital Analog Converters that can be used independently or simultaneously (dual mode):

- 1. DAC channel1 with DAC\_OUT1 (PA4) as output
- 2. DAC channel2 with DAC\_OUT2 (PA5) as output

# **DAC Triggers**

Digital to Analog conversion can be non-triggered using DAC\_Trigger\_None and DAC\_OUT1/DAC\_OUT2 is available once writing to DHRx register.

Digital to Analog conversion can be triggered by:

- 1. External event: EXTI Line 9 (any GPIOx\_Pin9) using DAC\_Trigger\_Ext\_IT9. The used pin (GPIOx\_Pin9) must be configured in input mode.
- 2. Timers TRGO: TIM2, TIM4, TIM5, TIM6, TIM7 and TIM8 (DAC\_Trigger\_T2\_TRGO, DAC\_Trigger\_T4\_TRGO...)
- 3. Software using DAC\_Trigger\_Software

## **DAC Buffer mode feature**

Each DAC channel integrates an output buffer that can be used to reduce the output impedance, and to drive external loads directly without having to add an external operational amplifier. To enable, the output buffer use sConfig.DAC\_OutputBuffer = DAC\_OutputBuffer\_Enable;



Refer to the device datasheet for more details about output impedance value with and without output buffer.

# DAC wave generation feature

Both DAC channels can be used to generate

- 1. Noise wave
- 2. Triangle wave

#### **DAC** data format

The DAC data format can be:

- 1. 8-bit right alignment using DAC\_ALIGN\_8B\_R
- 2. 12-bit left alignment using DAC\_ALIGN\_12B\_L
- 12-bit right alignment using DAC\_ALIGN\_12B\_R

# DAC data value to voltage correspondence

The analog output voltage on each DAC channel pin is determined by the following equation: DAC\_OUTx = VREF+ \* DOR / 4095 with DOR is the Data Output Register VEF+ is the input voltage reference (refer to the device datasheet) e.g. To set DAC\_OUT1 to 0.7V, use Assuming that VREF+ = 3.3V, DAC\_OUT1 = (3.3 \* 868) / 4095 = 0.7V

## **DMA requests**

A DMA1 request can be generated when an external trigger (but not a software trigger) occurs if DMA1 requests are enabled using HAL DAC Start DMA()

DMA1 requests are mapped as following:

- DAC channel1 : mapped on DMA1 Stream5 channel7 which must be already configured
- 2. DAC channel2: mapped on DMA1 Stream6 channel7 which must be already configured. For Dual mode and specific signal (Triangle and noise) generation please refer to Extension Features Driver description.

#### 10.2.2 How to use this driver

- DAC APB clock must be enabled to get write access to DAC registers using HAL\_DAC\_Init()
- Configure DAC\_OUTx (DAC\_OUT1: PA4, DAC\_OUT2: PA5) in analog mode.
- Configure the DAC channel using HAL\_DAC\_ConfigChannel() function.
- Enable the DAC channel using HAL DAC Start() or HAL DAC Start DMA functions

## Polling mode IO operation

- Start the DAC peripheral using HAL\_DAC\_Start()
- To read the DAC last data output value value, use the HAL\_DAC\_GetValue() function.
- Stop the DAC peripheral using HAL\_DAC\_Stop()

## **DMA** mode IO operation

- Start the DAC peripheral using HAL\_DAC\_Start\_DMA(), at this stage the user specify the length of data to be transferred at each end of conversion
- At The end of data transfer HAL\_DAC\_ConvCpltCallbackCh1()or HAL\_DAC\_ConvCpltCallbackCh2() function is executed and user can add his own code by customization of function pointer HAL\_DAC\_ConvCpltCallbackCh1 or HAL\_DAC\_ConvCpltCallbackCh2



- In case of transfer Error, HAL\_DAC\_ErrorCallbackCh1() function is executed and user can add his own code by customization of function pointer HAL\_DAC\_ErrorCallbackCh1
- Stop the DAC peripheral using HAL\_DAC\_Stop\_DMA()

#### **DAC HAL driver macros list**

Below the list of most used macros in DAC HAL driver.

- \_\_HAL\_DAC\_ENABLE : Enable the DAC peripheral
- \_\_HAL\_DAC\_DISABLE : Disable the DAC peripheral
- \_\_HAL\_DAC\_CLEAR\_FLAG: Clear the DAC's pending flags
- HAL DAC GET FLAG: Get the selected DAC's flag status



You can refer to the DAC HAL driver header file for more useful macros

## 10.2.3 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize and configure the DAC.
- De-initialize the DAC.
- HAL\_DAC\_Init()
- HAL\_DAC\_Delnit()
- HAL\_DAC\_MspInit()
- HAL\_DAC\_MspDeInit()

# 10.2.4 IO operation functions

This section provides functions allowing to:

- Start conversion.
- Stop conversion.
- Start conversion and enable DMA transfer.
- Stop conversion and disable DMA transfer.
- Get result of conversion.
- HAL\_DAC\_Start()
- HAL\_DAC\_Stop()
- HAL\_DAC\_Start\_DMA()
- HAL\_DAC\_Stop\_DMA()
- HAL\_DAC\_GetValue()
- HAL\_DAC\_IRQHandler()
- HAL\_DAC\_ConvCpltCallbackCh1()
- HAL\_DAC\_ConvHalfCpltCallbackCh1()
- HAL\_DAC\_ErrorCallbackCh1()
- HAL DAC DMAUnderrunCallbackCh1()

## 10.2.5 Peripheral Control functions

This section provides functions allowing to:

- Configure channels.
- Set the specified data holding register value for DAC channel.
- HAL\_DAC\_ConfigChannel()
- HAL\_DAC\_SetValue()

# 10.2.6 Peripheral State and Errors functions

This subsection provides functions allowing to

- Check the DAC state.
- Check the DAC Errors.
- HAL\_DAC\_GetState()
- HAL\_DAC\_GetError()

# 10.2.7 Initialization and de-initialization functions

# 10.2.7.1 HAL\_DAC\_Init

Function Name HAL\_StatusTypeDef HAL\_DAC\_Init ( DAC\_HandleTypeDef \*

hdac)

Function Description Initializes the DAC peripheral according to the specified

parameters in the DAC\_InitStruct.

Parameters • hdac : pointer to a DAC\_HandleTypeDef structure that

contains the configuration information for the specified DAC.

Return values • HAL status

Notes • None.

# 10.2.7.2 HAL\_DAC\_Delnit

Function Name HAL\_StatusTypeDef HAL\_DAC\_DeInit ( DAC\_HandleTypeDef \*

hdac)

Function Description Deinitializes the DAC peripheral registers to their default reset

values.

Parameters • hdac : pointer to a DAC\_HandleTypeDef structure that

contains the configuration information for the specified DAC.

Return values • HAL status

Notes 

None.

HAL DAC Generic Driver UM1725

# 10.2.7.3 HAL\_DAC\_MspInit

Function Name void HAL\_DAC\_Msplnit ( DAC\_HandleTypeDef \* hdac)

**Function Description** 

Initializes the DAC MSP.

**Parameters** 

**hdac:** pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

None.

Notes

None.

# 10.2.7.4 HAL\_DAC\_MspDeInit

Function Name void HAL\_DAC\_MspDeInit ( DAC\_HandleTypeDef \* hdac)

**Function Description** 

Delnitializes the DAC MSP.

**Parameters** 

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

None.

Notes

None.

# 10.2.8 IO operation functions

## 10.2.8.1 HAL DAC Start

Function Name HAL\_StatusTypeDef HAL\_DAC\_Start ( DAC\_HandleTypeDef \*

hdac, uint32\_t Channel)

**Function Description** 

Enables DAC and starts conversion of channel.

**Parameters** 

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

• **Channel :** The selected DAC channel. This parameter can be one of the following values:

186/865 DocID025834 Rev 1



UM1725 HAL DAC Generic Driver

DAC\_CHANNEL\_1: DAC Channel1 selected
 DAC\_CHANNEL\_2: DAC Channel2 selected

Return values

HAL status

**Notes** 

None.

## 10.2.8.2 HAL DAC Stop

Function Name HAL\_StatusTypeDef HAL\_DAC\_Stop ( DAC\_HandleTypeDef \*

hdac, uint32 t Channel)

Function Description

Disables DAC and stop conversion of channel.

**Parameters** 

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

 Channel: The selected DAC channel. This parameter can be one of the following values:

DAC\_CHANNEL\_1: DAC Channel1 selected
 DAC\_CHANNEL\_2: DAC Channel2 selected

Return values

HAL status

Notes

None.

# 10.2.8.3 HAL\_DAC\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_DAC\_Start\_DMA (

DAC\_HandleTypeDef \* hdac, uint32\_t Channel, uint32\_t \*

pData, uint32\_t Length, uint32\_t Alignment)

**Function Description** 

Parameters

Enables DAC and starts conversion of channel.

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- **Channel :** The selected DAC channel. This parameter can be one of the following values:
  - DAC\_CHANNEL\_1: DAC Channel1 selected
  - DAC\_CHANNEL\_2: DAC Channel2 selected
- pData: The destination peripheral Buffer address.
- Length: The length of data to be transferred from memory to DAC peripheral
- **Alignment :** Specifies the data alignment for DAC channel. This parameter can be one of the following values:



HAL DAC Generic Driver UM1725

DAC\_ALIGN\_8B\_R: 8bit right data alignment selected

DAC\_ALIGN\_12B\_L: 12bit left data alignment selected

DAC\_ALIGN\_12B\_R: 12bit right data alignment

selected

Return values 

• HAL status

Notes • None.

# 10.2.8.4 HAL\_DAC\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_DAC\_Stop\_DMA (

DAC\_HandleTypeDef \* hdac, uint32\_t Channel)

**Function Description** 

Disables DAC and stop conversion of channel.

**Parameters** 

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- **Channel :** The selected DAC channel. This parameter can be one of the following values:

DAC\_CHANNEL\_1: DAC Channel1 selected
 DAC\_CHANNEL\_2: DAC Channel2 selected

Return values 

• HAL status

Notes 

None.

# 10.2.8.5 HAL DAC GetValue

Function Name uint32\_t HAL\_DAC\_GetValue ( DAC\_HandleTypeDef \* hdac,

uint32\_t Channel)

Function Description

Returns the last data output value of the selected DAC channel.

Parameters

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

• Channel: The selected DAC channel. This parameter can

be one of the following values:

DAC\_CHANNEL\_1: DAC Channel1 selected
 DAC\_CHANNEL\_2: DAC Channel2 selected

Return values

The selected DAC channel data output value.

Notes

None.

# 10.2.8.6 HAL\_DAC\_IRQHandler

Function Name void HAL\_DAC\_IRQHandler ( DAC\_HandleTypeDef \* hdac)

**Function Description** 

Handles DAC interrupt request.

**Parameters** 

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

None.

Notes

None.

## 10.2.8.7 HAL\_DAC\_ConvCpltCallbackCh1

Function Name void HAL\_DAC\_ConvCpltCallbackCh1 ( DAC\_HandleTypeDef

\* hdac)

**Function Description** 

Conversion complete callback in non blocking mode for Channel1.

Parameters

 hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

None.

Notes

None.

# 10.2.8.8 HAL\_DAC\_ConvHalfCpltCallbackCh1

Function Name void HAL\_DAC\_ConvHalfCpltCallbackCh1 (

DAC\_HandleTypeDef \* hdac)

Function Description Conversion half DMA transfer callback in non blocking mode for

Channel1.

Parameters • hdac : pointer to a DAC\_HandleTypeDef structure that

contains the configuration information for the specified DAC.

Return values 

None.

Notes

None.

# 10.2.8.9 HAL\_DAC\_ErrorCallbackCh1

Function Name void HAL\_DAC\_ErrorCallbackCh1 ( DAC\_HandleTypeDef \*

hdac)

Function Description Error DAC callback for Channel1.

• hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values • None.

Notes • None.

# 10.2.8.10 HAL\_DAC\_DMAUnderrunCallbackCh1

Function Name void HAL\_DAC\_DMAUnderrunCallbackCh1 (

DAC\_HandleTypeDef \* hdac)

Function Description DMA underrun DAC callback for channel1.

• hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

None.

Notes

None.

# 10.2.9 Peripheral Control functions

# 10.2.9.1 HAL\_DAC\_ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_DAC\_ConfigChannel (

DAC\_HandleTypeDef \* hdac, DAC\_ChannelConfTypeDef \*

sConfig, uint32\_t Channel)

190/865 DocID025834 Rev 1



UM1725 HAL DAC Generic Driver

**Function Description** 

Configures the selected DAC channel.

**Parameters** 

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- sConfig: DAC configuration structure.
- **Channel :** The selected DAC channel. This parameter can be one of the following values:
  - DAC\_CHANNEL\_1: DAC Channel1 selected
     DAC\_CHANNEL\_2: DAC Channel2 selected

Return values

HAL status

Notes

None.

# 10.2.9.2 HAL\_DAC\_SetValue

Function Name HAL\_StatusTypeDef HAL\_DAC\_SetValue (

DAC\_HandleTypeDef \* hdac, uint32\_t Channel, uint32\_t

Alignment, uint32\_t Data)

**Function Description** 

Set the specified data holding register value for DAC channel.

Parameters

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- **Channel :** The selected DAC channel. This parameter can be one of the following values:
  - DAC\_CHANNEL\_1: DAC Channel1 selected
  - DAC\_CHANNEL\_2: DAC Channel2 selected
- **Alignment :** Specifies the data alignment. This parameter can be one of the following values:
  - DAC ALIGN 8B R: 8bit right data alignment selected
  - DAC\_ALIGN\_12B\_L: 12bit left data alignment selected
  - DAC\_ALIGN\_12B\_R: 12bit right data alignment selected
- Data: Data to be loaded in the selected data holding register.

Return values

HAL status

Notes

None.

# 10.2.10 Peripheral State and Errors functions

## 10.2.10.1 HAL DAC GetState



HAL DAC Generic Driver UM1725

Function Name HAL\_DAC\_StateTypeDef HAL\_DAC\_GetState (

DAC\_HandleTypeDef \* hdac)

Function Description retu

return the DAC state

Parameters • hdac : pointer to a DAC\_HandleTypeDef structure that

contains the configuration information for the specified DAC.

Return values 

• HAL state

Notes • None.

# 10.2.10.2 HAL\_DAC\_GetError

Function Name uint32\_t HAL\_DAC\_GetError ( DAC\_HandleTypeDef \* hdac)

Function Description Return the DAC error code.

• hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values 
• DAC Error Code

Notes • None.

# 10.3 DAC Firmware driver defines

## 10.3.1 DAC

DAC

DAC\_Channel\_selection

• #define: **DAC\_CHANNEL\_1** ((uint32\_t)0x00000000)

• #define: **DAC\_CHANNEL\_2** ((uint32\_t)0x00000010)

DAC\_data\_alignement

• #define: DAC\_ALIGN\_12B\_R ((uint32\_t)0x00000000)

- #define: DAC\_ALIGN\_12B\_L ((uint32\_t)0x00000004)
- #define: DAC\_ALIGN\_8B\_R ((uint32\_t)0x00000008)

## DAC\_Error\_Code

- #define: HAL\_DAC\_ERROR\_NONE 0x00
   No error
- #define: HAL\_DAC\_ERROR\_DMAUNDERRUNCH1 0x01
  DAC channel1 DAM underrun error
- #define: HAL\_DAC\_ERROR\_DMAUNDERRUNCH2 0x02
   DAC channel2 DAM underrun error
- #define: HAL\_DAC\_ERROR\_DMA 0x04
   DMA error

## DAC\_flags\_definition

- #define: DAC\_FLAG\_DMAUDR1 ((uint32\_t)DAC\_SR\_DMAUDR1)
- #define: DAC\_FLAG\_DMAUDR2 ((uint32\_t)DAC\_SR\_DMAUDR2)

# DAC\_IT\_definition

- #define: DAC\_IT\_DMAUDR1 ((uint32\_t)DAC\_SR\_DMAUDR1)
- #define: DAC\_IT\_DMAUDR2 ((uint32\_t)DAC\_SR\_DMAUDR2)

# DAC\_output\_buffer

• #define: DAC\_OUTPUTBUFFER\_ENABLE ((uint32\_t)0x00000000)

**HAL** DAC Generic Driver UM1725

#define: DAC\_OUTPUTBUFFER\_DISABLE ((uint32\_t)DAC\_CR\_BOFF1)

## DAC\_trigger\_selection

#define: DAC\_TRIGGER\_NONE ((uint32\_t)0x00000000)

Conversion is automatic once the DAC1 DHRxxxx register has been loaded, and not by external trigger

#define: DAC\_TRIGGER\_T2\_TRGO ((uint32\_t)(DAC\_CR\_TSEL1\_2 | DAC\_CR\_TEN1))

TIM2 TRGO selected as external conversion trigger for DAC channel

#define: DAC\_TRIGGER\_T4\_TRGO ((uint32\_t)(DAC\_CR\_TSEL1\_2 | DAC\_CR\_TSEL1\_0 | DAC\_CR\_TEN1))

TIM4 TRGO selected as external conversion trigger for DAC channel

#define: DAC\_TRIGGER\_T5\_TRGO ((uint32\_t)(DAC\_CR\_TSEL1\_1 | DAC\_CR\_TSEL1\_0 | DAC\_CR\_TEN1))

TIM5 TRGO selected as external conversion trigger for DAC channel

#define: DAC\_TRIGGER\_T6\_TRGO ((uint32\_t)DAC\_CR\_TEN1)

TIM6 TRGO selected as external conversion trigger for DAC channel

#define: DAC\_TRIGGER\_T7\_TRGO ((uint32\_t)(DAC\_CR\_TSEL1\_1 | DAC CR TEN1))

TIM7 TRGO selected as external conversion trigger for DAC channel

#define: DAC TRIGGER T8 TRGO ((uint32 t)(DAC CR TSEL1 0 | DAC\_CR\_TEN1))

TIM8 TRGO selected as external conversion trigger for DAC channel

#define: DAC TRIGGER EXT IT9 ((uint32 t)(DAC CR TSEL1 2 | DAC\_CR\_TSEL1\_1 | DAC\_CR\_TEN1))

EXTI Line9 event selected as external conversion trigger for DAC channel

#define: DAC\_TRIGGER\_SOFTWARE ((uint32\_t)(DAC\_CR\_TSEL1 | DAC\_CR\_TEN1))

194/865 DocID025834 Rev 1 Conversion started by software trigger for DAC channel



#### **HAL DAC Extension Driver** 11

#### 11.1 **DACEx Firmware driver API description**

The following section lists the various functions of the DACEx library.

#### 11.1.1 How to use this driver

- When Dual mode is enabled (i.e DAC Channel1 and Channel2 are used simultaneously): Use HAL\_DACEx\_DualGetValue() to get digital data to be converted and use HAL\_DACEx\_DualSetValue() to set digital value to converted simultaneously in Channel 1 and Channel 2.
- Use HAL DACEx TriangleWaveGenerate() to generate Triangle signal.
- Use HAL DACEx NoiseWaveGenerate() to generate Noise signal.

#### 11.1.2 **Extended features functions**

This section provides functions allowing to:

- Start conversion.
- Stop conversion.
- Start conversion and enable DMA transfer.
- Stop conversion and disable DMA transfer.
- Get result of conversion.
- Get result of dual mode conversion.
- HAL DACEx DualGetValue()
- HAL\_DACEx\_TriangleWaveGenerate()
- HAL\_DACEx\_NoiseWaveGenerate()
- HAL DACEx DualSetValue()

#### 11.1.3 **Extended features functions**

#### 11.1.3.1 HAL DACEx DualGetValue

uint32 t HAL DACEx DualGetValue ( DAC HandleTypeDef \* **Function Name** hdac)

**Function Description** 

Returns the last data output value of the selected DAC channel.

**Parameters** 

hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.

Return values

The selected DAC channel data output value.

Notes

None.

# 11.1.3.2 HAL\_DACEx\_TriangleWaveGenerate

**Function Name** 

**Function Description** 

**Parameters** 

Enables or disables the selected DAC channel wave generation.

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- Channel: The selected DAC channel. This parameter can be one of the following values: DAC\_CHANNEL\_1 / DAC\_CHANNEL\_2
- **Amplitude:** Select max triangle amplitude. This parameter can be one of the following values:
  - DAC\_TRIANGLEAMPLITUDE\_1: Select max triangle amplitude of 1
  - DAC\_TRIANGLEAMPLITUDE\_3: Select max triangle amplitude of 3
  - DAC\_TRIANGLEAMPLITUDE\_7: Select max triangle amplitude of 7
  - DAC\_TRIANGLEAMPLITUDE\_15: Select max triangle amplitude of 15
  - DAC\_TRIANGLEAMPLITUDE\_31: Select max triangle amplitude of 31
  - DAC\_TRIANGLEAMPLITUDE\_63: Select max triangle amplitude of 63
  - DAC\_TRIANGLEAMPLITUDE\_127: Select max triangle amplitude of 127
  - DAC\_TRIANGLEAMPLITUDE\_255: Select max triangle amplitude of 255
  - DAC\_TRIANGLEAMPLITUDE\_511: Select max triangle amplitude of 511
  - DAC\_TRIANGLEAMPLITUDE\_1023: Select max triangle amplitude of 1023
  - DAC\_TRIANGLEAMPLITUDE\_2047: Select max triangle amplitude of 2047
  - DAC\_TRIANGLEAMPLITUDE\_4095: Select max triangle amplitude of 4095

Return values

HAL status

Notes

None.

# 11.1.3.3 HAL\_DACEx\_NoiseWaveGenerate



**Function Name** 

HAL\_StatusTypeDef HAL\_DACEx\_NoiseWaveGenerate (
DAC\_HandleTypeDef \* hdac, uint32\_t Channel, uint32\_t
Amplitude)

Function Description
Parameters

Enables or disables the selected DAC channel wave generation.

- hdac: pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- Channel: The selected DAC channel. This parameter can be one of the following values: DAC\_CHANNEL\_1 / DAC\_CHANNEL\_2
- Amplitude: Unmask DAC channel LFSR for noise wave generation. This parameter can be one of the following values:
  - DAC\_LFSRUNMASK\_BITO: Unmask DAC channel LFSR bit0 for noise wave generation
  - DAC\_LFSRUNMASK\_BITS1\_0: Unmask DAC channel LFSR bit[1:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS2\_0: Unmask DAC channel LFSR bit[2:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS3\_0: Unmask DAC channel LFSR bit[3:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS4\_0: Unmask DAC channel LFSR bit[4:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS5\_0: Unmask DAC channel LFSR bit[5:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS6\_0: Unmask DAC channel LFSR bit[6:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS7\_0: Unmask DAC channel LFSR bit[7:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS8\_0: Unmask DAC channel LFSR bit[8:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS9\_0: Unmask DAC channel LFSR bit[9:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS10\_0: Unmask DAC channel LFSR bit[10:0] for noise wave generation
  - DAC\_LFSRUNMASK\_BITS11\_0: Unmask DAC channel LFSR bit[11:0] for noise wave generation

Return values

HAL status

Notes

None.

# 11.1.3.4 HAL\_DACEx\_DualSetValue

**Function Name** 

HAL\_StatusTypeDef HAL\_DACEx\_DualSetValue (
DAC\_HandleTypeDef \* hdac, uint32\_t Alignment, uint32\_t

198/865 DocID025834 Rev 1



## Data1, uint32\_t Data2)

#### **Function Description**

Set the specified data holding register value for dual DAC channel.

#### **Parameters**

- **hdac:** pointer to a DAC\_HandleTypeDef structure that contains the configuration information for the specified DAC.
- Alignment: Specifies the data alignment for dual channel DAC. This parameter can be one of the following values: DAC\_ALIGN\_8B\_R: 8bit right data alignment selected DAC\_ALIGN\_12B\_L: 12bit left data alignment selected DAC\_ALIGN\_12B\_R: 12bit right data alignment selected
- Data1: Data for DAC Channel2 to be loaded in the selected data holding register.
- Data2: Data for DAC Channel1 to be loaded in the selected data holding register.

#### Return values

HAL status

**Notes** 

 In dual mode, a unique register access is required to write in both DAC channels at the same time.

# 11.2 DACEx Firmware driver defines

# 11.2.1 DACEx

**DACE**x

DACEx Ifsrunmask triangleamplitude

• #define: DAC\_LFSRUNMASK\_BIT0 ((uint32\_t)0x00000000)

Unmask DAC channel LFSR bit0 for noise wave generation

• #define: DAC\_LFSRUNMASK\_BITS1\_0 ((uint32\_t)DAC\_CR\_MAMP1\_0)

Unmask DAC channel LFSR bit[1:0] for noise wave generation

- #define: DAC\_LFSRUNMASK\_BITS2\_0 ((uint32\_t)DAC\_CR\_MAMP1\_1)
   Unmask DAC channel LFSR bit[2:0] for noise wave generation
- #define: DAC\_LFSRUNMASK\_BITS3\_0 ((uint32\_t)DAC\_CR\_MAMP1\_1 | DAC\_CR\_MAMP1\_0)

Unmask DAC channel LFSR bit[3:0] for noise wave generation

• #define: DAC\_LFSRUNMASK\_BITS4\_0 ((uint32\_t)DAC\_CR\_MAMP1\_2)

Unmask DAC channel LFSR bit[4:0] for noise wave generation



#define: DAC LFSRUNMASK BITS5 0 ((uint32 t)DAC CR MAMP1 2 | DAC CR MAMP1 0)

Unmask DAC channel LFSR bit[5:0] for noise wave generation

#define: DAC LFSRUNMASK BITS6 0 ((uint32 t)DAC CR MAMP1 2 | DAC CR MAMP1 1)

Unmask DAC channel LFSR bit[6:0] for noise wave generation

#define: DAC\_LFSRUNMASK\_BITS7\_0 ((uint32\_t)DAC\_CR\_MAMP1\_2 | DAC\_CR\_MAMP1\_1 | DAC\_CR\_MAMP1\_0)

Unmask DAC channel LFSR bit[7:0] for noise wave generation

- #define: DAC\_LFSRUNMASK\_BITS8\_0 ((uint32\_t)DAC\_CR\_MAMP1\_3) Unmask DAC channel LFSR bit[8:0] for noise wave generation
- #define: DAC\_LFSRUNMASK\_BITS9\_0 ((uint32\_t)DAC\_CR\_MAMP1\_3 | DAC\_CR\_MAMP1\_0)

Unmask DAC channel LFSR bit[9:0] for noise wave generation

#define: DAC\_LFSRUNMASK\_BITS10\_0 ((uint32\_t)DAC\_CR\_MAMP1\_3 | DAC\_CR\_MAMP1\_1)

Unmask DAC channel LFSR bit[10:0] for noise wave generation

#define: DAC\_LFSRUNMASK\_BITS11\_0 ((uint32\_t)DAC\_CR\_MAMP1\_3 | DAC\_CR\_MAMP1\_1 | DAC\_CR\_MAMP1\_0)

Unmask DAC channel LFSR bit[11:0] for noise wave generation

- #define: DAC\_TRIANGLEAMPLITUDE\_1 ((uint32\_t)0x00000000) Select max triangle amplitude of 1
- #define: DAC\_TRIANGLEAMPLITUDE\_3 ((uint32\_t)DAC\_CR\_MAMP1\_0) Select max triangle amplitude of 3
- #define: DAC TRIANGLEAMPLITUDE 7 ((uint32 t)DAC CR MAMP1 1) Select max triangle amplitude of 7
- #define: DAC TRIANGLEAMPLITUDE 15 ((uint32 t)DAC CR MAMP1 1 / DAC\_CR\_MAMP1\_0)

Select max triangle amplitude of 15

200/865 DocID025834 Rev 1



• #define: DAC\_TRIANGLEAMPLITUDE\_31 ((uint32\_t)DAC\_CR\_MAMP1\_2)
Select max triangle amplitude of 31

#define: DAC\_TRIANGLEAMPLITUDE\_63 ((uint32\_t)DAC\_CR\_MAMP1\_2 | DAC\_CR\_MAMP1\_0)

Select max triangle amplitude of 63

#define: DAC\_TRIANGLEAMPLITUDE\_127 ((uint32\_t)DAC\_CR\_MAMP1\_2 | DAC\_CR\_MAMP1\_1)

Select max triangle amplitude of 127

#define: DAC\_TRIANGLEAMPLITUDE\_255 ((uint32\_t)DAC\_CR\_MAMP1\_2 | DAC\_CR\_MAMP1\_1 | DAC\_CR\_MAMP1\_0)

Select max triangle amplitude of 255

- #define: DAC\_TRIANGLEAMPLITUDE\_511 ((uint32\_t)DAC\_CR\_MAMP1\_3)
  Select max triangle amplitude of 511
- #define: DAC\_TRIANGLEAMPLITUDE\_1023 ((uint32\_t)DAC\_CR\_MAMP1\_3 / DAC\_CR\_MAMP1\_0)

Select max triangle amplitude of 1023

#define: DAC\_TRIANGLEAMPLITUDE\_2047 ((uint32\_t)DAC\_CR\_MAMP1\_3 / DAC\_CR\_MAMP1\_1)

Select max triangle amplitude of 2047

#define: DAC\_TRIANGLEAMPLITUDE\_4095 ((uint32\_t)DAC\_CR\_MAMP1\_3 / DAC\_CR\_MAMP1\_1 / DAC\_CR\_MAMP1\_0)

Select max triangle amplitude of 4095

## DACEx\_wave\_generation

- #define: DAC\_WAVEGENERATION\_NONE ((uint32\_t)0x00000000)
- #define: DAC\_WAVEGENERATION\_NOISE ((uint32\_t)DAC\_CR\_WAVE1\_0)

- #define: DAC\_WAVEGENERATION\_TRIANGLE ((uint32\_t)DAC\_CR\_WAVE1\_1)
- #define: DAC\_WAVE\_NOISE ((uint32\_t)DAC\_CR\_WAVE1\_0)
- #define: DAC\_WAVE\_TRIANGLE ((uint32\_t)DAC\_CR\_WAVE1\_1)

# 12 HAL DMA Generic Driver

# 12.1 DMA Firmware driver registers structures

# 12.1.1 DMA\_HandleTypeDef

**DMA\_HandleTypeDef** is defined in the stm32f4xx\_hal\_dma.h **Data Fields** 

- DMA\_Stream\_TypeDef \* Instance
- DMA\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_DMA\_StateTypeDef State
- void \* Parent
- void(\* XferCpltCallback
- void(\* XferHalfCpltCallback
- void(\* XferM1CpltCallback
- void(\* XferErrorCallback
- \_\_IO uint32\_t ErrorCode

#### **Field Documentation**

- DMA Stream TypeDef\* DMA HandleTypeDef::Instance
  - Register base address
- DMA\_InitTypeDef DMA\_HandleTypeDef::Init
  - DMA communication parameters
- HAL\_LockTypeDef DMA\_HandleTypeDef::Lock
  - DMA locking object
- \_\_IO HAL\_DMA\_StateTypeDef DMA\_HandleTypeDef::State
  - DMA transfer state
- void\* DMA\_HandleTypeDef::Parent
  - Parent object state
- void(\* DMA\_HandleTypeDef::XferCpltCallback)(struct \_\_DMA\_HandleTypeDef \*hdma)
  - DMA transfer complete callback
- void(\* DMA\_HandleTypeDef::XferHalfCpltCallback)(struct
  - \_\_DMA\_HandleTypeDef \*hdma)
  - DMA Half transfer complete callback
- void(\* DMA\_HandleTypeDef::XferM1CpltCallback)(struct \_\_DMA\_HandleTypeDef \*hdma)
  - DMA transfer complete Memory1 callback
- void(\* DMA\_HandleTypeDef::XferErrorCallback)(struct \_\_DMA\_HandleTypeDef \*hdma)
  - DMA transfer error callback
- \_\_IO uint32\_t DMA\_HandleTypeDef::ErrorCode
  - DMA Error code

# 12.1.2 DMA\_InitTypeDef

DMA\_InitTypeDef is defined in the stm32f4xx\_hal\_dma.h

#### **Data Fields**

- uint32 t Channel
- uint32 t Direction
- uint32\_t PeriphInc
- uint32 t MemInc
- uint32 t PeriphDataAlignment
- uint32 t MemDataAlignment
- uint32 t Mode
- uint32 t Priority
- uint32 t FIFOMode
- uint32 t FIFOThreshold
- uint32 t MemBurst
- uint32\_t PeriphBurst

#### **Field Documentation**

- uint32 t DMA InitTypeDef::Channel
  - Specifies the channel used for the specified stream. This parameter can be a value of *DMA Channel selection*
- uint32\_t DMA\_InitTypeDef::Direction
  - Specifies if the data will be transferred from memory to peripheral, from memory to memory or from peripheral to memory. This parameter can be a value of *DMA\_Data\_transfer\_direction*
- uint32 t DMA InitTypeDef::PeriphInc
  - Specifies whether the Peripheral address register should be incremented or not.
     This parameter can be a value of *DMA\_Peripheral\_incremented\_mode*
- uint32 t DMA InitTypeDef::MemInc
  - Specifies whether the memory address register should be incremented or not.
     This parameter can be a value of *DMA\_Memory\_incremented\_mode*
- uint32\_t DMA\_InitTypeDef::PeriphDataAlignment
  - Specifies the Peripheral data width. This parameter can be a value of DMA\_Peripheral\_data\_size
- uint32\_t DMA\_InitTypeDef::MemDataAlignment
  - Specifies the Memory data width. This parameter can be a value of *DMA Memory data size*
- uint32\_t DMA\_InitTypeDef::Mode
  - Specifies the operation mode of the DMAy Streamx. This parameter can be a value of *DMA mode*
- uint32 t DMA InitTypeDef::Priority
  - Specifies the software priority for the DMAy Streamx. This parameter can be a value of DMA\_Priority\_level
- uint32\_t DMA\_InitTypeDef::FIFOMode
  - Specifies if the FIFO mode or Direct mode will be used for the specified stream.
     This parameter can be a value of <u>DMA\_FIFO\_direct\_mode</u>
- uint32\_t DMA\_InitTypeDef::FIFOThreshold

UM1725 HAL DMA Generic Driver

- Specifies the FIFO threshold level. This parameter can be a value of *DMA FIFO threshold level*
- uint32\_t DMA\_InitTypeDef::MemBurst
  - Specifies the Burst transfer configuration for the memory transfers. It specifies the amount of data to be transferred in a single non interruptable transaction. This parameter can be a value of *DMA Memory burst*
- uint32\_t DMA\_InitTypeDef::PeriphBurst
  - Specifies the Burst transfer configuration for the peripheral transfers. It specifies
    the amount of data to be transferred in a single non interruptable transaction.
    This parameter can be a value of *DMA\_Peripheral\_burst*

# 12.1.3 DMA\_Stream\_TypeDef

**Data Fields** 

**DMA\_Stream\_TypeDef** is defined in the stm32f439xx.h

- IO uint32 t CR
- IO uint32 t NDTR
- \_\_IO uint32\_t PAR
- \_\_IO uint32\_t M0AR
- IO uint32 t M1AR
- IO uint32 t FCR

#### **Field Documentation**

- \_\_IO uint32\_t DMA\_Stream\_TypeDef::CR
  - DMA stream x configuration register
- \_\_IO uint32\_t DMA\_Stream\_TypeDef::NDTR
  - DMA stream x number of data register
- \_\_IO uint32\_t DMA\_Stream\_TypeDef::PAR
  - DMA stream x peripheral address register
  - \_\_IO uint32\_t DMA\_Stream\_TypeDef::M0AR
    - DMA stream x memory 0 address register
- \_\_IO uint32\_t DMA\_Stream\_TypeDef::M1AR
  - DMA stream x memory 1 address register
- \_\_\_IO uint32\_t DMA\_Stream\_TypeDef::FCR
  - DMA stream x FIFO control register

# 12.1.4 DMA\_TypeDef

 $\textbf{\textit{DMA}\_TypeDef} \text{ is defined in the stm} 32\text{f} 439\text{xx.h}$ 

**Data Fields** 

- \_\_IO uint32\_t LISR
- \_\_IO uint32\_t HISR
- \_\_IO uint32\_t LIFCR
- \_\_IO uint32\_t HIFCR



HAL DMA Generic Driver UM1725

DMA high interrupt flag clear register, Address offset: 0x0C

#### **Field Documentation**

\_\_IO uint32\_t DMA\_TypeDef::LISR
 \_\_ DMA low interrupt status register, Address offset: 0x00
 \_\_IO uint32\_t DMA\_TypeDef::HISR
 \_\_ DMA high interrupt status register, Address offset: 0x04
 \_\_ IO uint32\_t DMA\_TypeDef::LIFCR
 \_\_ DMA low interrupt flag clear register, Address offset: 0x08
 \_\_ IO uint32\_t DMA\_TypeDef::HIFCR

# 12.2 DMA Firmware driver API description

The following section lists the various functions of the DMA library.

#### 12.2.1 How to use this driver

- 1. Enable and configure the peripheral to be connected to the DMA Stream (except for internal SRAM/FLASH memories: no initialization is necessary) please refer to Reference manual for connection between peripherals and DMA requests.
- For a given Stream, program the required configuration through the following parameters: Transfer Direction, Source and Destination data formats, Circular, Normal or peripheral flow control mode, Stream Priority level, Source and Destination Increment mode, FIFO mode and its Threshold (if needed), Burst mode for Source and/or Destination (if needed) using HAL\_DMA\_Init() function.

# Polling mode IO operation

- Use HAL\_DMA\_Start() to start DMA transfer after the configuration of Source address and destination address and the Length of data to be transferred
- Use HAL\_DMA\_PollForTransfer() to poll for the end of current transfer, in this case a fixed Timeout can be configured by User depending from his application.

## Interrupt mode IO operation

- Configure the DMA interrupt priority using HAL\_NVIC\_SetPriority()
- Enable the DMA IRQ handler using HAL\_NVIC\_EnableIRQ()
- Use HAL\_DMA\_Start\_IT() to start DMA transfer after the configuration of Source address and destination address and the Length of data to be transferred. In this case the DMA interrupt is configured
- Use HAL\_DMA\_IRQHandler() called under DMA\_IRQHandler() Interrupt subroutine
- At the end of data transfer HAL\_DMA\_IRQHandler() function is executed and user can add his own function by customization of function pointer XferCpltCallback and XferErrorCallback (i.e a member of DMA handle structure).

UM1725 HAL DMA Generic Driver

1. Use HAL\_DMA\_GetState() function to return the DMA state and HAL\_DMA\_GetError() in case of error detection.

2. Use HAL\_DMA\_Abort() function to abort the current transfer In Memory-to-Memory transfer mode, Circular mode is not allowed. The FIFO is used mainly to reduce bus usage and to allow data packing/unpacking: it is possible to set different Data Sizes for the Peripheral and the Memory (ie. you can set Half-Word data size for the peripheral to access its data register and set Word data size for the Memory to gain in access time. Each two half words will be packed and written in a single access to a Word in the Memory). When FIFO is disabled, it is not allowed to configure different Data Sizes for Source and Destination. In this case the Peripheral Data Size will be applied to both Source and Destination.

#### **DMA HAL driver macros list**

Below the list of most used macros in DMA HAL driver.

- HAL DMA ENABLE: Enable the specified DMA Stream.
- \_\_HAL\_DMA\_DISABLE: Disable the specified DMA Stream.
- \_\_HAL\_DMA\_GET\_FS: Return the current DMA Stream FIFO filled level.
- \_\_HAL\_DMA\_GET\_FLAG: Get the DMA Stream pending flags.
- \_\_HAL\_DMA\_CLEAR\_FLAG: Clear the DMA Stream pending flags.
- HAL DMA ENABLE IT: Enable the specified DMA Stream interrupts.
- \_\_HAL\_DMA\_DISABLE\_IT: Disable the specified DMA Stream interrupts.
- \_\_HAL\_DMA\_GET\_IT\_SOURCE: Check whether the specified DMA Stream interrupt has occurred or not.



You can refer to the DMA HAL driver header file for more useful macros

#### 12.2.2 Initialization and de-initialization functions

This section provides functions allowing to initialize the DMA Stream source and destination addresses, incrementation and data sizes, transfer direction, circular/normal mode selection, memory-to-memory mode selection and Stream priority value.

The HAL\_DMA\_Init() function follows the DMA configuration procedures as described in reference manual.

- HAL DMA Init()
- HAL\_DMA\_Delnit()

# 12.2.3 IO operation functions

This section provides functions allowing to:

- Configure the source, destination address and data length and Start DMA transfer
- Configure the source, destination address and data length and Start DMA transfer with interrupt
- Abort DMA transfer
- Poll for transfer complete
- handle DMA interrupt request
- HAL\_DMA\_Start()



HAL DMA Generic Driver UM1725

- HAL\_DMA\_Start\_IT()
- HAL\_DMA\_Abort()
- HAL\_DMA\_PollForTransfer()
- HAL\_DMA\_IRQHandler()

#### 12.2.4 State and Errors functions

This subsection provides functions allowing to

- Check the DMA state
- Get error code
- HAL\_DMA\_GetState()
- HAL\_DMA\_GetError()

# 12.2.5 Initialization and de-initialization functions

# 12.2.5.1 HAL DMA Init

Function Name HAL\_StatusTypeDef HAL\_DMA\_Init ( DMA\_HandleTypeDef \*

hdma)

Function Description Initializes the DMA according to the specified parameters in the

DMA InitTypeDef and create the associated handle.

Parameters • hdma: Pointer to a DMA\_HandleTypeDef structure that

contains the configuration information for the specified DMA

Stream.

Return values • HAL status

Notes • None.

# 12.2.5.2 HAL\_DMA\_Delnit

Function Name HAL\_StatusTypeDef HAL\_DMA\_Delnit ( DMA\_HandleTypeDef

\* hdma)

Function Description Delnitializes the DMA peripheral.

Parameters • hdma: pointer to a DMA\_HandleTypeDef structure that

contains the configuration information for the specified DMA

Stream.

Return values • HAL status

Notes 

None.

# 12.2.6 I/O operation functions

# 12.2.6.1 HAL\_DMA\_Start

Function Name HAL\_StatusTypeDef HAL\_DMA\_Start ( DMA\_HandleTypeDef \*

hdma, uint32\_t SrcAddress, uint32\_t DstAddress, uint32\_t

DataLength)

Function Description Starts the DMA Transfer.

• hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA

Stream.

SrcAddress: The source memory Buffer address

The source memory Buffer address and Buffer address

The source memory Buffer address and Bu

DstAddress: The destination memory Buffer address
 DataLength: The length of data to be transferred from

source to destination

Return values • HAL status

Notes 

None.

## 12.2.6.2 HAL\_DMA\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_DMA\_Start\_IT (

DMA\_HandleTypeDef \* hdma, uint32\_t SrcAddress, uint32\_t

DstAddress, uint32\_t DataLength)

**Function Description** 

Start the DMA Transfer with interrupt enabled.

**Parameters** 

 hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA

tream

SrcAddress: The source memory Buffer address
 DstAddress: The destination memory Buffer address

DataLength: The length of data to be transferred from

source to destination

Return values 

• HAL status

Notes • None.

## 12.2.6.3 HAL DMA Abort

Function Name HAL\_StatusTypeDef HAL\_DMA\_Abort ( DMA\_HandleTypeDef

\* hdma)

**Function Description** 

Aborts the DMA Transfer.

Parameters

 hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA Stream.

Return values

HAL status

Notes

 After disabling a DMA Stream, a check for wait until the DMA Stream is effectively disabled is added. If a Stream is disabled while a data transfer is ongoing, the current data will be transferred and the Stream will be effectively disabled only after the transfer of this single data is finished.

## 12.2.6.4 HAL\_DMA\_PollForTransfer

Function Name HAL\_StatusTypeDef HAL\_DMA\_PollForTransfer (

DMA\_HandleTypeDef \* hdma, uint32\_t CompleteLevel,

uint32\_t Timeout)

**Function Description** 

Polling for transfer complete.

**Parameters** 

- hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA Stream.
- CompleteLevel: Specifies the DMA level complete.
- Timeout : Timeout duration.

Return values • HAL status

Notes • None.

# 12.2.6.5 HAL\_DMA\_IRQHandler

Function Name void HAL\_DMA\_IRQHandler ( DMA\_HandleTypeDef \* hdma)

Function Description Handles DMA interrupt request.

210/865 DocID025834 Rev 1



UM1725 HAL DMA Generic Driver

• hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA

Stream.

Return values • None.

Notes 

None.

# 12.2.7 Peripheral State functions

# 12.2.7.1 HAL\_DMA\_GetState

Function Name HAL\_DMA\_StateTypeDef HAL\_DMA\_GetState (

DMA\_HandleTypeDef \* hdma)

Function Description Returns the DMA state.

Parameters • hdma: pointer to a DMA\_HandleTypeDef structure that

contains the configuration information for the specified DMA

Stream.

Return values 

• HAL state

Notes • None.

# 12.2.7.2 HAL\_DMA\_GetError

Function Name uint32\_t HAL\_DMA\_GetError ( DMA\_HandleTypeDef \* hdma)

Function Description Return the DMA error code.

Parameters • hdma: pointer to a DMA\_HandleTypeDef structure that

contains the configuration information for the specified DMA

Stream.

Return values 
• DMA Error Code

Notes • None.

HAL DMA Generic Driver UM1725

# 12.3 DMA Firmware driver defines

## 12.3.1 DMA

DMA

DMA\_Channel\_selection

#define: DMA\_CHANNEL\_0 ((uint32\_t)0x00000000)

DMA Channel 0

• #define: **DMA\_CHANNEL\_1** ((uint32\_t)0x02000000)

DMA Channel 1

#define: DMA\_CHANNEL\_2 ((uint32\_t)0x04000000)

DMA Channel 2

• #define: **DMA\_CHANNEL\_3** ((uint32\_t)0x06000000)

DMA Channel 3

• #define: **DMA\_CHANNEL\_4** ((uint32\_t)0x08000000)

DMA Channel 4

#define: DMA\_CHANNEL\_5 ((uint32\_t)0x0A000000)

DMA Channel 5

• #define: **DMA\_CHANNEL\_6** ((uint32\_t)0x0C000000)

DMA Channel 6

• #define: **DMA\_CHANNEL\_7** ((uint32\_t)0x0E000000)

DMA Channel 7

DMA\_Data\_transfer\_direction

• #define: DMA\_PERIPH\_TO\_MEMORY ((uint32\_t)0x00000000)

Peripheral to memory direction

#define: DMA\_MEMORY\_TO\_PERIPH ((uint32\_t)DMA\_SxCR\_DIR\_0)

Memory to peripheral direction

#define: DMA\_MEMORY\_TO\_MEMORY ((uint32\_t)DMA\_SxCR\_DIR\_1)

Memory to memory direction

## DMA\_Error\_Code

- #define: HAL\_DMA\_ERROR\_NONE ((uint32\_t)0x00000000)
   No error
- #define: HAL\_DMA\_ERROR\_TE ((uint32\_t)0x00000001)

  Transfer error
- #define: HAL\_DMA\_ERROR\_FE ((uint32\_t)0x00000002)
   FIFO error
- #define: HAL\_DMA\_ERROR\_DME ((uint32\_t)0x00000004)
   Direct Mode error
- #define: HAL\_DMA\_ERROR\_TIMEOUT ((uint32\_t)0x00000020)
   Timeout error

#### DMA\_FIFO\_direct\_mode

- #define: DMA\_FIFOMODE\_DISABLE ((uint32\_t)0x00000000)
   FIFO mode disable
- #define: DMA\_FIFOMODE\_ENABLE ((uint32\_t)DMA\_SxFCR\_DMDIS)
   FIFO mode enable

## DMA\_FIFO\_threshold\_level

- #define: DMA\_FIFO\_THRESHOLD\_1QUARTERFULL ((uint32\_t)0x00000000)
  FIFO threshold 1 quart full configuration
- #define: DMA\_FIFO\_THRESHOLD\_HALFFULL ((uint32\_t)DMA\_SxFCR\_FTH\_0)
  FIFO threshold half full configuration
- #define: DMA\_FIFO\_THRESHOLD\_3QUARTERSFULL ((uint32\_t)DMA\_SxFCR\_FTH\_1)

FIFO threshold 3 quarts full configuration

#define: DMA\_FIFO\_THRESHOLD\_FULL ((uint32\_t)DMA\_SxFCR\_FTH)

HAL DMA Generic Driver UM1725

FIFO threshold full configuration

# DMA\_flag\_definitions

- #define: DMA\_FLAG\_FEIF0\_4 ((uint32\_t)0x00800001)
- #define: *DMA\_FLAG\_DMEIF0\_4* ((uint32\_t)0x00800004)
- #define: DMA\_FLAG\_TEIF0\_4 ((uint32\_t)0x00000008)
- #define: **DMA\_FLAG\_HTIF0\_4** ((uint32\_t)0x00000010)
- #define: DMA\_FLAG\_TCIF0\_4 ((uint32\_t)0x00000020)
- #define: **DMA\_FLAG\_FEIF1\_5** ((uint32\_t)0x00000040)
- #define: DMA\_FLAG\_DMEIF1\_5 ((uint32\_t)0x00000100)
- #define: DMA\_FLAG\_TEIF1\_5 ((uint32\_t)0x00000200)
- #define: **DMA\_FLAG\_HTIF1\_5** ((uint32\_t)0x00000400)
- #define: **DMA\_FLAG\_TCIF1\_5** ((uint32\_t)0x00000800)
- #define: DMA\_FLAG\_FEIF2\_6 ((uint32\_t)0x00010000)

- #define: DMA\_FLAG\_DMEIF2\_6 ((uint32\_t)0x00040000)
- #define: DMA\_FLAG\_TEIF2\_6 ((uint32\_t)0x00080000)
- #define: DMA\_FLAG\_HTIF2\_6 ((uint32\_t)0x00100000)
- #define: DMA\_FLAG\_TCIF2\_6 ((uint32\_t)0x00200000)
- #define: DMA\_FLAG\_FEIF3\_7 ((uint32\_t)0x00400000)
- #define: DMA\_FLAG\_DMEIF3\_7 ((uint32\_t)0x01000000)
- #define: DMA\_FLAG\_TEIF3\_7 ((uint32\_t)0x02000000)
- #define: DMA\_FLAG\_HTIF3\_7 ((uint32\_t)0x04000000)
- #define: **DMA\_FLAG\_TCIF3\_7** ((uint32\_t)0x08000000)

## DMA\_Handle\_index

- #define: TIM\_DMA\_ID\_UPDATE ((uint16\_t) 0x0)
   Index of the DMA handle used for Update DMA requests
- #define: TIM\_DMA\_ID\_CC1 ((uint16\_t) 0x1)
   Index of the DMA handle used for Capture/Compare 1 DMA requests
- #define: TIM\_DMA\_ID\_CC2 ((uint16\_t) 0x2)
   Index of the DMA handle used for Capture/Compare 2 DMA requests

HAL DMA Generic Driver UM1725

#define: TIM\_DMA\_ID\_CC3 ((uint16\_t) 0x3)
 Index of the DMA handle used for Capture/Compare 3 DMA requests

- #define: TIM\_DMA\_ID\_CC4 ((uint16\_t) 0x4)
   Index of the DMA handle used for Capture/Compare 4 DMA requests
- #define: TIM\_DMA\_ID\_COMMUTATION ((uint16\_t) 0x5)
  Index of the DMA handle used for Commutation DMA requests
- #define: TIM\_DMA\_ID\_TRIGGER ((uint16\_t) 0x6)
  Index of the DMA handle used for Trigger DMA requests

## DMA interrupt enable definitions

- #define: DMA\_IT\_TC ((uint32\_t)DMA\_SxCR\_TCIE)
- #define: DMA\_IT\_HT ((uint32\_t)DMA\_SxCR\_HTIE)
- #define: DMA\_IT\_TE ((uint32\_t)DMA\_SxCR\_TEIE)
- #define: **DMA\_IT\_DME** ((uint32\_t)DMA\_SxCR\_DMEIE)
- #define: DMA\_IT\_FE ((uint32\_t)0x00000080)

# DMA\_Memory\_burst

- #define: **DMA\_MBURST\_SINGLE** ((uint32\_t)0x00000000)
- #define: DMA\_MBURST\_INC4 ((uint32\_t)DMA\_SxCR\_MBURST\_0)

• #define: DMA\_MBURST\_INC8 ((uint32\_t)DMA\_SxCR\_MBURST\_1)

#define: DMA\_MBURST\_INC16 ((uint32\_t)DMA\_SxCR\_MBURST)

#### DMA\_Memory\_data\_size

#define: DMA\_MDATAALIGN\_BYTE ((uint32\_t)0x00000000)

Memory data alignment: Byte

#define: DMA\_MDATAALIGN\_HALFWORD ((uint32\_t)DMA\_SxCR\_MSIZE\_0)
 Memory data alignment: HalfWord

#define: DMA\_MDATAALIGN\_WORD ((uint32\_t)DMA\_SxCR\_MSIZE\_1)
 Memory data alignment: Word

#### DMA\_Memory\_incremented\_mode

- #define: DMA\_MINC\_ENABLE ((uint32\_t)DMA\_SxCR\_MINC)

  Memory increment mode enable
- #define: DMA\_MINC\_DISABLE ((uint32\_t)0x00000000)
   Memory increment mode disable

#### DMA mode

- #define: DMA\_NORMAL ((uint32\_t)0x00000000)
   Normal mode
- #define: DMA\_CIRCULAR ((uint32\_t)DMA\_SxCR\_CIRC)
   Circular mode
- #define: DMA\_PFCTRL ((uint32\_t)DMA\_SxCR\_PFCTRL)
   Peripheral flow control mode

#### DMA\_Peripheral\_burst

#define: DMA\_PBURST\_SINGLE ((uint32\_t)0x00000000)

HAL DMA Generic Driver UM1725

- #define: DMA\_PBURST\_INC4 ((uint32\_t)DMA\_SxCR\_PBURST\_0)
- #define: DMA\_PBURST\_INC8 ((uint32\_t)DMA\_SxCR\_PBURST\_1)
- #define: DMA\_PBURST\_INC16 ((uint32\_t)DMA\_SxCR\_PBURST)

#### DMA Peripheral data size

- #define: DMA\_PDATAALIGN\_BYTE ((uint32\_t)0x00000000)

  Peripheral data alignment: Byte
- #define: DMA\_PDATAALIGN\_HALFWORD ((uint32\_t)DMA\_SxCR\_PSIZE\_0)
  Peripheral data alignment: HalfWord
- #define: DMA\_PDATAALIGN\_WORD ((uint32\_t)DMA\_SxCR\_PSIZE\_1)
  Peripheral data alignment: Word

#### DMA\_Peripheral\_incremented\_mode

- #define: DMA\_PINC\_ENABLE ((uint32\_t)DMA\_SxCR\_PINC)
   Peripheral increment mode enable
- #define: *DMA\_PINC\_DISABLE* ((uint32\_t)0x00000000)

  Peripheral increment mode disable

#### DMA\_Priority\_level

- #define: DMA\_PRIORITY\_LOW ((uint32\_t)0x00000000)

  Priority level: Low
- #define: DMA\_PRIORITY\_MEDIUM ((uint32\_t)DMA\_SxCR\_PL\_0)
   Priority level: Medium
- #define: DMA\_PRIORITY\_HIGH ((uint32\_t)DMA\_SxCR\_PL\_1)
  Priority level: High

#define: DMA\_PRIORITY\_VERY\_HIGH ((uint32\_t)DMA\_SxCR\_PL)

Priority level: Very High

# 13 HAL DMA Extension Driver

# 13.1 DMAEx Firmware driver API description

The following section lists the various functions of the DMAEx library.

#### 13.1.1 How to use this driver

The DMA Extension HAL driver can be used as follows:

Start a multi buffer transfer using the HAL\_DMA\_MultiBufferStart() function for polling mode or HAL\_DMA\_MultiBufferStart\_IT() for interrupt mode. In Memory-to-Memory transfer mode, Multi (Double) Buffer mode is not allowed. When Multi (Double) Buffer mode is enabled the, transfer is circular by default. In Multi (Double) buffer mode, it is possible to update the base address for the AHB memory port on the fly (DMA\_SxM0AR or DMA\_SxM1AR) when the stream is enabled.

#### 13.1.2 Extended features functions

This section provides functions allowing to:

- Configure the source, destination address and data length and Start MultiBuffer DMA transfer
- Configure the source, destination address and data length and Start MultiBuffer DMA transfer with interrupt
- Change on the fly the memory0 or memory1 address.
- HAL DMAEx MultiBufferStart()
- HAL\_DMAEx\_MultiBufferStart\_IT()
- HAL DMAEx ChangeMemory()

#### 13.1.3 Extended features functions

#### 13.1.3.1 HAL\_DMAEx\_MultiBufferStart

Function Name HAL\_StatusTypeDef HAL\_DMAEx\_MultiBufferStart (

DMA\_HandleTypeDef \* hdma, uint32\_t SrcAddress, uint32\_t DstAddress, uint32\_t SecondMemAddress, uint32\_t

DataLength)

**Function Description** 

Starts the multi buffer DMA Transfer.

**Parameters** 

- hdma: : pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA Stream.
- SrcAddress: The source memory Buffer address
- **DstAddress**: The destination memory Buffer address
- SecondMemAddress: The second memory Buffer address in case of multi buffer Transfer
- DataLength: The length of data to be transferred from

source to destination

Return values 

• HAL status

Notes 

None.

#### 13.1.3.2 HAL DMAEx MultiBufferStart IT

Function Name HAL\_StatusTypeDef HAL\_DMAEx\_MultiBufferStart\_IT (

**DMA\_HandleTypeDef** \* hdma, uint32\_t SrcAddress, uint32\_t DstAddress, uint32\_t SecondMemAddress, uint32\_t

DataLength)

**Function Description** 

Parameters

Starts the multi\_buffer DMA Transfer with interrupt enabled.

 hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA Stream.

SrcAddress: The source memory Buffer address

• DstAddress: The destination memory Buffer address

• **SecondMemAddress**: The second memory Buffer address in case of multi buffer Transfer

• **DataLength**: The length of data to be transferred from source to destination

Return values

HAL status

Notes

None.

## 13.1.3.3 HAL\_DMAEx\_ChangeMemory

Function Name HAL\_StatusTypeDef HAL\_DMAEx\_ChangeMemory (

DMA\_HandleTypeDef \* hdma, uint32\_t Address,

**HAL\_DMA\_MemoryTypeDef memory)** 

**Function Description** 

Parameters

Change the memory0 or memory1 address on the fly.

 hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA Stream.

Address: The new address

 memory: the memory to be changed, This parameter can be one of the following values: MEMORY0 / MEMORY1 Return values

Notes

HAL status

 The MEMORY0 address can be changed only when the current transfer use MEMORY1 and the MEMORY1 address can be changed only when the current transfer use MEMORY0.

# 13.2 DMAEx Firmware driver defines

# 13.2.1 DMAEx

**DMAEx** 



# 14 HAL DMA2D Generic Driver

# 14.1 DMA2D Firmware driver registers structures

## 14.1.1 DMA2D HandleTypeDef

DMA2D\_HandleTypeDef is defined in the stm32f4xx\_hal\_dma2d.h
Data Fields

- DMA2D\_TypeDef \* Instance
- DMA2D\_InitTypeDef Init
- void(\* XferCpltCallback
- void(\* XferErrorCallback
- DMA2D\_LayerCfgTypeDef LayerCfg
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_DMA2D\_StateTypeDef State
- IO uint32 t ErrorCode

#### **Field Documentation**

- DMA2D\_TypeDef\* DMA2D\_HandleTypeDef::Instance
  - DMA2D Register base address
- DMA2D\_InitTypeDef DMA2D\_HandleTypeDef::Init
  - DMA2D communication parameters
- void(\* DMA2D\_HandleTypeDef::XferCpltCallback)(struct \_\_DMA2D\_HandleTypeDef \*hdma2d)
  - DMA2D transfer complete callback
- void(\* DMA2D\_HandleTypeDef::XferErrorCallback)(struct \_\_DMA2D\_HandleTypeDef \*hdma2d)
  - DMA2D transfer error callback
- DMA2D\_LayerCfgTypeDef

DMA2D\_HandleTypeDef::LayerCfg[MAX\_DMA2D\_LAYER]

- DMA2D Layers parameters
- HAL LockTypeDef DMA2D HandleTypeDef::Lock
  - DMA2D Lock
- \_\_IO HAL\_DMA2D\_StateTypeDef DMA2D\_HandleTypeDef::State
  - DMA2D transfer state
- \_\_IO uint32\_t DMA2D\_HandleTypeDef::ErrorCode
  - DMA2D Error code

# 14.1.2 DMA2D\_InitTypeDef

DMA2D\_InitTypeDef is defined in the stm32f4xx\_hal\_dma2d.h
Data Fields

uint32\_t Mode



- uint32 t ColorMode
- uint32 t OutputOffset

- uint32\_t DMA2D\_InitTypeDef::Mode
  - configures the DMA2D transfer mode. This parameter can be one value of DMA2D\_Mode
- uint32\_t DMA2D\_InitTypeDef::ColorMode
  - configures the color format of the output image. This parameter can be one value of *DMA2D\_Color\_Mode*
- uint32\_t DMA2D\_InitTypeDef::OutputOffset
  - Specifies the Offset value. This parameter must be a number between Min\_Data
     0x0000 and Max\_Data = 0x3FFF.

# 14.1.3 DMA2D\_LayerCfgTypeDef

DMA2D\_LayerCfgTypeDef is defined in the stm32f4xx\_hal\_dma2d.h

**Data Fields** 

- uint32\_t InputOffset
- uint32\_t InputColorMode
- uint32\_t AlphaMode
- uint32\_t InputAlpha

#### **Field Documentation**

- uint32\_t DMA2D\_LayerCfgTypeDef::InputOffset
  - configures the DMA2D foreground offset. This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0x3FFF.
- uint32\_t DMA2D\_LayerCfgTypeDef::InputColorMode
  - configures the DMA2D foreground color mode . This parameter can be one value of DMA2D\_Input\_Color\_Mode
- uint32 t DMA2D LayerCfqTypeDef::AlphaMode
  - configures the DMA2D foreground alpha mode. This parameter can be one value of DMA2D ALPHA MODE
- uint32 t DMA2D LayerCfgTypeDef::InputAlpha
  - Specifies the DMA2D foreground alpha value. This parameter must be a number between Min\_Data = 0x00 and Max\_Data = 0xFF.

# 14.1.4 DMA2D\_ColorTypeDef

**DMA2D\_ColorTypeDef** is defined in the stm32f4xx\_hal\_dma2d.h

**Data Fields** 

- uint32 t Blue
- uint32\_t Green
- uint32 t Red

- uint32\_t DMA2D\_ColorTypeDef::Blue
  - Configures the blue value. This parameter must be a number between Min\_Data
     = 0x00 and Max\_Data = 0xFF.
- uint32\_t DMA2D\_ColorTypeDef::Green
  - Configures the green value. This parameter must be a number between
     Min Data = 0x00 and Max Data = 0xFF.
- uint32\_t DMA2D\_ColorTypeDef::Red
  - Configures the red value. This parameter must be a number between Min\_Data
     = 0x00 and Max\_Data = 0xFF.

# 14.1.5 DMA2D\_CLUTCfgTypeDef

DMA2D\_CLUTCfgTypeDef is defined in the stm32f4xx\_hal\_dma2d.h

**Data Fields** 

- uint32\_t \* pCLUT
- uint32\_t CLUTColorMode
- uint32\_t Size

#### **Field Documentation**

- uint32\_t\* DMA2D\_CLUTCfgTypeDef::pCLUT
  - Configures the DMA2D CLUT memory address.
- uint32\_t DMA2D\_CLUTCfgTypeDef::CLUTColorMode
  - configures the DMA2D CLUT color mode. This parameter can be one value of DMA2D\_CLUT\_CM
- uint32\_t DMA2D\_CLUTCfgTypeDef::Size
  - configures the DMA2D CLUT size. This parameter must be a number between Min\_Data = 0x00 and Max\_Data = 0xFF.

# 14.1.6 DMA2D\_TypeDef

DMA2D\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t ISR
- IO uint32 t IFCR
- \_\_IO uint32\_t FGMAR



- IO uint32 t FGOR
- \_\_IO uint32\_t BGMAR
- IO uint32 t BGOR
- IO uint32 t FGPFCCR
- \_\_IO uint32\_t FGCOLR
- IO uint32 t BGPFCCR
- \_\_IO uint32\_t BGCOLR
- \_\_IO uint32\_t FGCMAR
- \_\_IO uint32\_t BGCMAR
- \_\_IO uint32\_t OPFCCR
- \_\_IO uint32\_t OCOLR
- \_\_IO uint32\_t OMAR
- \_\_IO uint32\_t OOR
- \_\_IO uint32\_t NLR\_\_IO uint32\_t LWR
- \_\_IO uint32\_t AMTCR
- uint32\_t RESERVED
- IO uint32 t FGCLUT
- IO uint32 t BGCLUT

- \_\_IO uint32\_t DMA2D\_TypeDef::CR
  - DMA2D Control Register, Address offset: 0x00
- \_\_IO uint32\_t DMA2D\_TypeDef::ISR
  - DMA2D Interrupt Status Register, Address offset: 0x04
- \_\_IO uint32\_t DMA2D\_TypeDef::IFCR
  - DMA2D Interrupt Flag Clear Register, Address offset: 0x08
- \_\_IO uint32\_t DMA2D\_TypeDef::FGMAR
  - DMA2D Foreground Memory Address Register, Address offset: 0x0C
- \_\_IO uint32\_t DMA2D\_TypeDef::FGOR
  - DMA2D Foreground Offset Register, Address offset: 0x10
- \_\_IO uint32\_t DMA2D\_TypeDef::BGMAR
  - DMA2D Background Memory Address Register, Address offset: 0x14
- \_\_IO uint32\_t DMA2D\_TypeDef::BGOR
  - DMA2D Background Offset Register, Address offset: 0x18
- \_\_IO uint32\_t DMA2D\_TypeDef::FGPFCCR
  - DMA2D Foreground PFC Control Register, Address offset: 0x1C
- \_\_IO uint32\_t DMA2D\_TypeDef::FGCOLR
  - DMA2D Foreground Color Register, Address offset: 0x20
- \_\_IO uint32\_t DMA2D\_TypeDef::BGPFCCR
  - DMA2D Background PFC Control Register, Address offset: 0x24
- \_\_IO uint32\_t DMA2D\_TypeDef::BGCOLR
  - DMA2D Background Color Register, Address offset: 0x28
- \_\_IO uint32\_t DMA2D\_TypeDef::FGCMAR
  - DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C
- \_\_IO uint32\_t DMA2D\_TypeDef::BGCMAR
  - DMA2D Background CLUT Memory Address Register, Address offset: 0x30
- \_\_IO uint32\_t DMA2D\_TypeDef::OPFCCR
  - DMA2D Output PFC Control Register, Address offset: 0x34
- \_\_IO uint32\_t DMA2D\_TypeDef::OCOLR

226/865

- DMA2D Output Color Register, Address offset: 0x38
- \_\_IO uint32\_t DMA2D\_TypeDef::OMAR
  - DMA2D Output Memory Address Register, Address offset: 0x3C
- \_\_IO uint32\_t DMA2D\_TypeDef::OOR
  - DMA2D Output Offset Register, Address offset: 0x40
- \_\_IO uint32\_t DMA2D\_TypeDef::NLR
  - DMA2D Number of Line Register, Address offset: 0x44
- \_\_IO uint32\_t DMA2D\_TypeDef::LWR
  - DMA2D Line Watermark Register, Address offset: 0x48
- IO uint32 t DMA2D TypeDef::AMTCR
  - DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C
- uint32\_t DMA2D\_TypeDef::RESERVED[236]
  - Reserved, 0x50-0x3FF
- \_\_IO uint32\_t DMA2D\_TypeDef::FGCLUT[256]
  - DMA2D Foreground CLUT, Address offset:400-7FF
- \_\_IO uint32\_t DMA2D\_TypeDef::BGCLUT[256]
  - DMA2D Background CLUT, Address offset:800-BFF

# 14.2 DMA2D Firmware driver API description

The following section lists the various functions of the DMA2D library.

#### 14.2.1 How to use this driver

- 1. Program the required configuration through following parameters: the Transfer Mode, the output color mode and the output offset using HAL\_DMA2D\_Init() function.
- 2. Program the required configuration through following parameters: the input color mode, the input color, input alpha value, alpha mode and the input offset using HAL\_DMA2D\_ConfigLayer() function for foreground or/and background layer.

#### Polling mode IO operation

- Configure the pdata, Destination and data length and Enable the transfer using HAL DMA2D Start()
- Wait for end of transfer using HAL\_DMA2D\_PollForTransfer(), at this stage user can specify the value of timeout according to his end application.

# Interrupt mode IO operation

- Configure the pdata, Destination and data length and Enable the transfer using HAL DMA2D Start IT()
- Use HAL\_DMA2D\_IRQHandler() called under DMA2D\_IRQHandler() Interrupt subroutine
- 3. At the end of data transfer HAL\_DMA2D\_IRQHandler() function is executed and user can add his own function by customization of function pointer XferCpltCallback and XferErrorCallback (i.e a member of DMA2D handle structure). In Register-to-Memory transfer mode, the pdata parameter is the register color, in Memory-to-memory or memory-to-memory with pixel format conversion the pdata is the source address and



it is the color value for the A4 or A8 mode. Configure the foreground source address, the background source address, the Destination and data length and Enable the transfer using HAL\_DMA2D\_BlendingStart() in polling mode and HAL\_DMA2D\_BlendingStart\_IT() in interrupt mode. HAL\_DMA2D\_BlendingStart() and HAL\_DMA2D\_BlendingStart\_IT() functions are used if the memory to memory with blending transfer mode is selected.

- Optionally, configure and enable the CLUT using HAL\_DMA2D\_ConfigCLUT() HAL\_DMA2D\_EnableCLUT() functions.
- 5. Optionally, configure and enable LineInterrupt using the following function: HAL\_DMA2D\_ProgramLineEvent().
- 6. The transfer can be suspended, continued and aborted using the following functions: HAL\_DMA2D\_Suspend(), HAL\_DMA2D\_Resume(), HAL\_DMA2D\_Abort().
- 7. To control DMA2D state you can use the following function: HAL\_DMA2D\_GetState()

#### **DMA2D HAL driver macros list**

Below the list of most used macros in DMA2D HAL driver:

- \_\_HAL\_DMA2D\_ENABLE: Enable the DMA2D peripheral.
- \_\_HAL\_DMA2D\_DISABLE: Disable the DMA2D peripheral.
- \_\_HAL\_DMA2D\_GET\_FLAG: Get the DMA2D pending flags.
- \_\_HAL\_DMA2D\_CLEAR\_FLAG: Clear the DMA2D pending flags.
- \_\_HAL\_DMA2D\_ENABLE\_IT: Enable the specified DMA2D interrupts.
- \_\_HAL\_DMA2D\_DISABLE\_IT: Disable the specified DMA2D interrupts.
- \_\_HAL\_DMA2D\_GET\_IT\_SOURCE: Check whether the specified DMA2D interrupt has occurred or not.



You can refer to the DMA2D HAL driver header file for more useful macros

# 14.2.2 Initialization and Configuration functions

This section provides functions allowing to:

- Initialize and configure the DMA2D
- De-initialize the DMA2D
- HAL DMA2D Init()
- HAL\_DMA2D\_DeInit()
- HAL\_DMA2D\_MspInit()
- HAL\_DMA2D\_MspDeInit()

# 14.2.3 IO operation functions

This section provides functions allowing to:

- Configure the pdata, destination address and data size and Start DMA2D transfer.
- Configure the source for foreground and background, destination address and data size and Start MultiBuffer DMA2D transfer.
- Configure the pdata, destination address and data size and Start DMA2D transfer with interrupt.
- Configure the source for foreground and background, destination address and data size and Start MultiBuffer DMA2D transfer with interrupt.



- Abort DMA2D transfer.
- Suspend DMA2D transfer.
- Continue DMA2D transfer.
- Poll for transfer complete.
- handle DMA2D interrupt request.
- HAL\_DMA2D\_Start()
- HAL\_DMA2D\_Start\_IT()
- HAL\_DMA2D\_BlendingStart()
- HAL\_DMA2D\_BlendingStart\_IT()
- HAL DMA2D Abort()
- HAL\_DMA2D\_Suspend()
- HAL\_DMA2D\_Resume()
- HAL\_DMA2D\_PollForTransfer()
- HAL\_DMA2D\_IRQHandler()

# 14.2.4 Peripheral Control functions

This section provides functions allowing to:

- Configure the DMA2D foreground or/and background parameters.
- Configure the DMA2D CLUT transfer.
- Enable DMA2D CLUT.
- Disable DMA2D CLUT.
- Configure the line watermark
- HAL\_DMA2D\_ConfigLayer()
- HAL DMA2D ConfigCLUT()
- HAL\_DMA2D\_EnableCLUT()
- HAL\_DMA2D\_DisableCLUT()
- HAL\_DMA2D\_ProgramLineEvent()

#### 14.2.5 Peripheral State and Errors functions

This subsection provides functions allowing to:

- Check the DMA2D state
- Get error code
- HAL\_DMA2D\_GetState()
- HAL\_DMA2D\_GetError()

## 14.2.6 Initialization and Configuration functions

## 14.2.6.1 HAL\_DMA2D\_Init

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Init (
DMA2D\_HandleTypeDef \* hdma2d)

Function Description Initializes the DMA2D according to the specified parameters in the

DMA2D\_InitTypeDef and create the associated handle.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

Return values • HAL status

Notes • None.

## 14.2.6.2 HAL\_DMA2D\_Delnit

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_DeInit (

DMA2D\_HandleTypeDef \* hdma2d)

Function Description Deinitializes the DMA2D peripheral registers to their default reset

values.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

Return values • None.

Notes 

None.

# 14.2.6.3 HAL\_DMA2D\_MspInit

Function Name void HAL\_DMA2D\_Msplnit ( DMA2D\_HandleTypeDef \*

hdma2d)

Function Description Initializes the DMA2D MSP.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

Return values 

None.

Notes • None.

#### 14.2.6.4 HAL\_DMA2D\_MspDeInit

Function Name void HAL\_DMA2D\_MspDeInit ( DMA2D\_HandleTypeDef \*

230/865 DocID025834 Rev 1



#### hdma2d)

**Function Description** 

Delnitializes the DMA2D MSP.

**Parameters** 

**hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

Return values

None.

Notes

None.

## 14.2.7 IO operation functions

#### 14.2.7.1 HAL\_DMA2D\_Start

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Start (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t pdata, uint32\_t

DstAddress, uint32\_t Width, uint32\_t Heigh)

**Function Description** 

Start the DMA2D Transfer.

**Parameters** 

- hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.
- pdata: Configure the source memory Buffer address if the memory to memory or memory to memory with pixel format conversion DMA2D mode is selected, and configure the color value if register to memory DMA2D mode is selected or the color value for the A4 or A8 mode.
- DstAddress: The destination memory Buffer address.
- Width: The width of data to be transferred from source to destination.
- Heigh: The heigh of data to be transferred from source to destination.

Return values

HAL status

Notes

None.

#### 14.2.7.2 HAL DMA2D Start IT

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Start\_IT (

DMA2D HandleTypeDef \* hdma2d, uint32 t pdata, uint32 t

DstAddress, uint32\_t Width, uint32\_t Heigh)



**Function Description** 

Start the DMA2D Transfer with interrupt enabled.

#### **Parameters**

- **hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.
- pdata: Configure the source memory Buffer address if the memory to memory or memory to memory with pixel format conversion DMA2D mode is selected, and configure the color value if register to memory DMA2D mode is selected or the color value for the A4 or A8 mode.
- DstAddress: The destination memory Buffer address.
- Width: The width of data to be transferred from source to destination.
- Heigh: The heigh of data to be transferred from source to destination.

Return values

HAL status

Notes

None.

## 14.2.7.3 HAL\_DMA2D\_BlendingStart

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_BlendingStart (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t SrcAddress1, uint32\_t SrcAddress2, uint32\_t DstAddress, uint32\_t Width,

uint32 t Heigh)

**Function Description** 

Start the multi-source DMA2D Transfer.

**Parameters** 

- hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.
- **SrcAddress1**: The source memory Buffer address of the foreground layer.
- SrcAddress2: The source memory Buffer address of the background layer or the color value for the A4 or A8 mode.
- DstAddress: The destination memory Buffer address
- Width: The width of data to be transferred from source to destination.
- Heigh: The heigh of data to be transferred from source to destination.

Return values

HAL status

Notes

None.

## 14.2.7.4 HAL\_DMA2D\_BlendingStart\_IT

232/865 DocID025834 Rev 1



Function Name HAL\_StatusTypeDef HAL\_DMA2D\_BlendingStart\_IT (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t SrcAddress1, uint32\_t SrcAddress2, uint32\_t DstAddress, uint32\_t Width,

uint32\_t Heigh)

Function Description

Start the multi-source DMA2D Transfer with interrupt enabled.

Parameters

- **hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.
- **SrcAddress1**: The source memory Buffer address of the foreground layer.
- **SrcAddress2**: The source memory Buffer address of the background layer or the color value for the A4 or A8 mode.
- DstAddress: The destination memory Buffer address.
- Width: The width of data to be transferred from source to destination.
- Heigh: The heigh of data to be transferred from source to destination.

Return values

HAL status

Notes

None.

## 14.2.7.5 HAL DMA2D Abort

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Abort (

DMA2D\_HandleTypeDef \* hdma2d)

Function Description

Abort the DMA2D Transfer.

**Parameters** 

hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

Return values

HAL status

Notes

None.

#### 14.2.7.6 HAL DMA2D Suspend

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Suspend (

DMA2D\_HandleTypeDef \* hdma2d)

Function Description Suspend the DMA2D Transfer.



• hdma2d : pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

Return values • HAL status

Notes • None.

## 14.2.7.7 HAL\_DMA2D\_Resume

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_Resume (

DMA2D\_HandleTypeDef \* hdma2d)

Function Description

n Resume the DMA2D Transfer.

**Parameters** 

 hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

Return values • HAL status

Notes 

None.

# 14.2.7.8 HAL\_DMA2D\_PollForTransfer

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_PollForTransfer (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t Timeout)

Function Description Polling for transfer complete or CLUT loading.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

• Timeout : Timeout duration

Return values • HAL status

Notes • None.

## 14.2.7.9 HAL\_DMA2D\_IRQHandler

Function Name void HAL\_DMA2D\_IRQHandler ( DMA2D\_HandleTypeDef \*

hdma2d)

Function Description Handles DMA2D interrupt request.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

Return values • HAL status

Notes 

None.

## 14.2.8 Peripheral Control functions

## 14.2.8.1 HAL\_DMA2D\_ConfigLayer

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_ConfigLayer (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t LayerIdx)

Function Description Configure the DMA2D Layer according to the specified

parameters in the DMA2D\_InitTypeDef and create the associated

handle.

Parameters • hdma2d : pointer to a DMA2D\_HandleTypeDef structure that

contains the configuration information for the DMA2D.

**LayerIdx**: DMA2D Layer index. This parameter can be one of the following values: 0(background) / 1(foreground)

Return values • HAL status

Notes 

None.

## 14.2.8.2 HAL\_DMA2D\_ConfigCLUT

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_ConfigCLUT (

DMA2D\_HandleTypeDef \* hdma2d, DMA2D\_CLUTCfgTypeDef

CLUTCfg, uint32\_t LayerIdx)

**Function Description** 

Configure the DMA2D CLUT Transfer.

**Parameters** 

• **hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

• **CLUTCfg**: pointer to a DMA2D\_CLUTCfgTypeDef structure that contains the configuration information for the color look

up table.



• LayerIdx: DMA2D Layer index. This parameter can be one of the following values: 0(background) / 1(foreground)

Return values • HAL status

Notes 

None.

## 14.2.8.3 HAL DMA2D EnableCLUT

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_EnableCLUT (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t LayerIdx)

Function Description

Enable the DMA2D CLUT Transfer.

**Parameters** 

 hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

• LayerIdx: DMA2D Layer index. This parameter can be one of the following values: 0(background) / 1(foreground)

Return values

HAL status

Notes

None.

## 14.2.8.4 HAL\_DMA2D\_DisableCLUT

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_DisableCLUT (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t LayerIdx)

**Function Description** 

Disable the DMA2D CLUT Transfer.

Parameters

 hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

 LayerIdx: DMA2D Layer index. This parameter can be one of the following values: 0(background) / 1(foreground)

Return values • HAL status

Notes 

None.

# 14.2.8.5 HAL\_DMA2D\_ProgramLineEvent

Function Name HAL\_StatusTypeDef HAL\_DMA2D\_ProgramLineEvent (

DMA2D\_HandleTypeDef \* hdma2d, uint32\_t Line)

**Function Description** 

Define the configuration of the line watermark.

**Parameters** 

**hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

• **Line**: Line Watermark configuration.

Return values

HAL status

Notes

None.

# 14.2.9 Peripheral State functions

## 14.2.9.1 HAL\_DMA2D\_GetState

Function Name HAL\_DMA2D\_StateTypeDef HAL\_DMA2D\_GetState (

DMA2D\_HandleTypeDef \* hdma2d)

**Function Description** 

Return the DMA2D state.

**Parameters** 

hdma2d: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for the DMA2D.

Return values

HAL state

Notes

None.

# 14.2.9.2 HAL\_DMA2D\_GetError

Function Name uint32\_t HAL\_DMA2D\_GetError ( DMA2D\_HandleTypeDef \*

hdma2d)

**Function Description** 

Return the DMA2D error code.

**Parameters** 

• **hdma2d**: pointer to a DMA2D\_HandleTypeDef structure that contains the configuration information for DMA2D.

Return values

DMA2D Error Code

Notes

None.

## 14.3 DMA2D Firmware driver defines

## 14.3.1 DMA2D

DMA2D

## DMA2D\_ALPHA\_MODE

#define: DMA2D\_NO\_MODIF\_ALPHA ((uint32\_t)0x00000000)

No modification of the alpha channel value

• #define: DMA2D **DMA2D\_REPLACE\_ALPHA** ((uint32\_t)0x00000001)

Replace original alpha channel value by programmed alpha value

#define: DMA2D\_COMBINE\_ALPHA ((uint32\_t)0x00000002)

Replace original alpha channel value by programmed alpha value with original alpha channel value

#### DMA2D CLUT CM

#define: DMA2D\_CCM\_ARGB8888 ((uint32\_t)0x00000000)

ARGB8888 DMA2D C-LUT color mode

• #define: DMA2D\_CCM\_RGB888 ((uint32\_t)0x00000001)

RGB888 DMA2D C-LUT color mode

#### DMA2D\_Clut\_Size

#define: DMA2D\_CLUT\_SIZE (DMA2D\_FGPFCCR\_CS >> 8)

DMA2D C-LUT size

# DMA2D\_Color\_Mode

#define: DMA2D\_ARGB8888 ((uint32\_t)0x00000000)

ARGB8888 DMA2D color mode

• #define: DMA2D\_RGB888 ((uint32\_t)0x00000001)

RGB888 DMA2D color mode

238/865

#define: DMA2D\_RGB565 ((uint32\_t)0x00000002)

RGB565 DMA2D color mode

• #define: *DMA2D\_ARGB1555 ((uint32\_t)0x00000003)* 

ARGB1555 DMA2D color mode

• #define: **DMA2D\_ARGB4444** ((uint32\_t)0x00000004)

ARGB4444 DMA2D color mode

#### DMA2D\_COLOR\_VALUE

#define: COLOR\_VALUE ((uint32\_t)0x000000FF)

color value mask

#### DMA2D DeadTime

• #define: LINE\_WATERMARK DMA2D\_LWR\_LW

#### DMA2D\_Error\_Code

- #define: HAL\_DMA2D\_ERROR\_NONE ((uint32\_t)0x00000000)
   No error
- #define: HAL\_DMA2D\_ERROR\_TE ((uint32\_t)0x00000001)
   Transfer error
- #define: HAL\_DMA2D\_ERROR\_CE ((uint32\_t)0x00000002)
   Configuration error
- #define: HAL\_DMA2D\_ERROR\_TIMEOUT ((uint32\_t)0x00000020)
   Timeout error

#### DMA2D\_Flag

- #define: DMA2D\_FLAG\_CE DMA2D\_ISR\_CEIF
   Configuration Error Interrupt Flag
- #define: DMA2D\_FLAG\_CTC DMA2D\_ISR\_CTCIF
   C-LUT Transfer Complete Interrupt Flag

- #define: DMA2D\_FLAG\_CAE DMA2D\_ISR\_CAEIF
   C-LUT Access Error Interrupt Flag
- #define: DMA2D\_FLAG\_TW DMA2D\_ISR\_TWIF
   Transfer Watermark Interrupt Flag
- #define: DMA2D\_FLAG\_TC DMA2D\_ISR\_TCIF
   Transfer Complete Interrupt Flag
- #define: **DMA2D\_FLAG\_TE DMA2D\_ISR\_TEIF**Transfer Error Interrupt Flag

#### DMA2D Input Color Mode

- #define: CM\_ARGB8888 ((uint32\_t)0x00000000)
   ARGB8888 color mode
- #define: CM\_RGB888 ((uint32\_t)0x00000001)
   RGB888 color mode
- #define: CM\_RGB565 ((uint32\_t)0x00000002)
   RGB565 color mode
- #define: CM\_ARGB1555 ((uint32\_t)0x00000003)
   ARGB1555 color mode
- #define: CM\_ARGB4444 ((uint32\_t)0x00000004)
   ARGB4444 color mode
- #define: CM\_L8 ((uint32\_t)0x00000005)
   L8 color mode
- #define: CM\_AL44 ((uint32\_t)0x00000006)
   AL44 color mode
- #define: CM\_AL88 ((uint32\_t)0x00000007)

AL88 color mode

#define: CM\_L4 ((uint32\_t)0x00000008)
 L4 color mode

#define: CM\_A8 ((uint32\_t)0x00000009)
 A8 color mode

#define: CM\_A4 ((uint32\_t)0x0000000A)
 A4 color mode

## DMA2D\_Interrupts

- #define: DMA2D\_IT\_CE DMA2D\_CR\_CEIE
   Configuration Error Interrupt
- #define: DMA2D\_IT\_CTC DMA2D\_CR\_CTCIE
   C-LUT Transfer Complete Interrupt
- #define: DMA2D\_IT\_CAE DMA2D\_CR\_CAEIE
  C-LUT Access Error Interrupt
- #define: DMA2D\_IT\_TW DMA2D\_CR\_TWIE
   Transfer Watermark Interrupt
- #define: DMA2D\_IT\_TC DMA2D\_CR\_TCIE
   Transfer Complete Interrupt
- #define: **DMA2D\_IT\_TE DMA2D\_CR\_TEIE**Transfer Error Interrupt

#### DMA2D\_Mode

- #define: DMA2D\_M2M ((uint32\_t)0x00000000)
   DMA2D memory to memory transfer mode
- #define: DMA2D\_M2M\_PFC ((uint32\_t)0x00010000)
   DMA2D memory to memory with pixel format conversion transfer mode

• #define: DMA2D\_M2M\_BLEND ((uint32\_t)0x00020000)

DMA2D memory to memory with blending transfer mode

• #define: **DMA2D\_R2M** ((uint32\_t)0x00030000)

DMA2D register to memory transfer mode

## DMA2D\_Offset

• #define: **DMA2D\_OFFSET DMA2D\_FGOR\_LO** 

Line Offset

242/865

# DMA2D\_SIZE

#define: DMA2D\_PIXEL (DMA2D\_NLR\_PL >> 16)

DMA2D pixel per line

• #define: **DMA2D\_LINE DMA2D\_NLR\_NL** 

DMA2D number of line

# 15 HAL DCMI Generic Driver

# 15.1 DCMI Firmware driver registers structures

# 15.1.1 DCMI\_HandleTypeDef

**DCMI\_HandleTypeDef** is defined in the stm32f4xx\_hal\_dcmi.h **Data Fields** 

- DCMI\_TypeDef \* Instance
- DCMI\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_DCMI\_StateTypeDef State
- \_\_IO uint32\_t XferCount
- IO uint32 t XferSize
- uint32 t XferTransferNumber
- uint32 t pBuffPtr
- DMA\_HandleTypeDef \* DMA\_Handle
- \_\_IO uint32\_t ErrorCode

#### **Field Documentation**

- DCMI TypeDef\* DCMI HandleTypeDef::Instance
  - DCMI Register base address
- DCMI\_InitTypeDef DCMI\_HandleTypeDef::Init
  - DCMI parameters
- HAL\_LockTypeDef DCMI\_HandleTypeDef::Lock
  - DCMI locking object
- \_\_IO HAL\_DCMI\_StateTypeDef DCMI\_HandleTypeDef::State
  - DCMI state
- \_\_IO uint32\_t DCMI\_HandleTypeDef::XferCount
  - DMA transfer counter
- \_\_IO uint32\_t DCMI\_HandleTypeDef::XferSize
  - DMA transfer size
- uint32\_t DCMI\_HandleTypeDef::XferTransferNumber
  - DMA transfer number
- uint32\_t DCMI\_HandleTypeDef::pBuffPtr
  - Pointer to DMA output buffer
- DMA\_HandleTypeDef\* DCMI\_HandleTypeDef::DMA\_Handle
  - Pointer to the DMA handler
- \_\_IO uint32\_t DCMI\_HandleTypeDef::ErrorCode
  - DCMI Error code

# 15.1.2 DCMI\_InitTypeDef

**DCMI** InitTypeDef is defined in the stm32f4xx hal dcmi.h



#### **Data Fields**

- uint32\_t SynchroMode
- uint32\_t PCKPolarity
- uint32\_t VSPolarity
- uint32\_t HSPolarity
- uint32\_t CaptureRate
- uint32\_t ExtendedDataMode
- DCMI\_CodesInitTypeDef SyncroCode
- uint32 t JPEGMode

#### **Field Documentation**

- uint32 t DCMI InitTypeDef::SynchroMode
  - Specifies the Synchronization Mode: Hardware or Embedded. This parameter can be a value of *DCMI\_Synchronization\_Mode*
- uint32\_t DCMI\_InitTypeDef::PCKPolarity
  - Specifies the Pixel clock polarity: Falling or Rising. This parameter can be a value of DCMI\_PIXCK\_Polarity
- uint32 t DCMI InitTypeDef::VSPolarity
  - Specifies the Vertical synchronization polarity: High or Low. This parameter can be a value of *DCMI\_VSYNC\_Polarity*
- uint32\_t DCMI\_InitTypeDef::HSPolarity
  - Specifies the Horizontal synchronization polarity: High or Low. This parameter can be a value of *DCMI\_HSYNC\_Polarity*
- uint32 t DCMI InitTypeDef::CaptureRate
  - Specifies the frequency of frame capture: All, 1/2 or 1/4. This parameter can be a value of DCMI\_Capture\_Rate
- uint32\_t DCMI\_InitTypeDef::ExtendedDataMode
  - Specifies the data width: 8-bit, 10-bit, 12-bit or 14-bit. This parameter can be a value of DCMI\_Extended\_Data\_Mode
- DCMI\_CodesInitTypeDef DCMI\_InitTypeDef::SyncroCode
  - Specifies the code of the frame start delimiter.
- uint32\_t DCMI\_InitTypeDef::JPEGMode
  - Enable or Disable the JPEG mode. This parameter can be a value of DCMI\_MODE\_JPEG

## 15.1.3 DCMI CodesInitTypeDef

DCMI\_CodesInitTypeDef is defined in the stm32f4xx\_hal\_dcmi.h

#### **Data Fields**

- uint8\_t FrameStartCode
- uint8 t LineStartCode
- uint8 t LineEndCode
- uint8\_t FrameEndCode

- uint8\_t DCMI\_CodesInitTypeDef::FrameStartCode
  - Specifies the code of the frame start delimiter.
- uint8\_t DCMI\_CodesInitTypeDef::LineStartCode
  - Specifies the code of the line start delimiter.
- uint8\_t DCMI\_CodesInitTypeDef::LineEndCode
  - Specifies the code of the line end delimiter.
- uint8\_t DCMI\_CodesInitTypeDef::FrameEndCode
  - Specifies the code of the frame end delimiter.

## 15.1.4 DCMI\_TypeDef

**DCMI\_TypeDef** is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t CR
- IO uint32 t SR
- IO uint32 t RISR
- \_\_IO uint32\_t IER
- \_\_IO uint32\_t MISR
- \_\_IO uint32\_t ICR
- IO uint32 t ESCR
- IO uint32 t ESUR
- \_\_IO uint32\_t CWSTRTR
- \_\_IO uint32\_t CWSIZER
- IO uint32 t DR

#### **Field Documentation**

- \_\_IO uint32\_t DCMI\_TypeDef::CR
  - DCMI control register 1, Address offset: 0x00
- \_\_IO uint32\_t DCMI\_TypeDef::SR
  - DCMI status register, Address offset: 0x04
- \_\_IO uint32\_t DCMI\_TypeDef::RISR
  - DCMI raw interrupt status register, Address offset: 0x08
- \_\_IO uint32\_t DCMI\_TypeDef::IER
  - DCMI interrupt enable register, Address offset: 0x0C
- \_\_IO uint32\_t DCMI\_TypeDef::MISR
  - DCMI masked interrupt status register, Address offset: 0x10
- \_\_IO uint32\_t DCMI\_TypeDef::ICR
  - DCMI interrupt clear register, Address offset: 0x14
- IO uint32 t DCMI TypeDef::ESCR
  - DCMI embedded synchronization code register, Address offset: 0x18
- \_\_IO uint32\_t DCMI\_TypeDef::ESUR
  - DCMI embedded synchronization unmask register, Address offset: 0x1C
- \_\_IO uint32\_t DCMI\_TypeDef::CWSTRTR
  - DCMI crop window start, Address offset: 0x20



- \_\_IO uint32\_t DCMI\_TypeDef::CWSIZER
  - DCMI crop window size, Address offset: 0x24
- \_\_IO uint32\_t DCMI\_TypeDef::DR
  - DCMI data register, Address offset: 0x28

# 15.2 DCMI Firmware driver API description

The following section lists the various functions of the DCMI library.

#### 15.2.1 How to use this driver

The sequence below describes how to use this driver to capture image from a camera module connected to the DCMI Interface. This sequence does not take into account the configuration of the camera module, which should be made before to configure and enable the DCMI to capture images.

- 1. Program the required configuration through following parameters: horizontal and vertical polarity, pixel clock polarity, Capture Rate, Synchronization Mode, code of the frame delimiter and data width using HAL DCMI Init() function.
- 2. Configure the DMA2\_Stream1 channel1 to transfer Data from DCMI DR register to the destination memory buffer.
- Program the required configuration through following parameters: DCMI mode, destination memory Buffer address and the data length and enable capture using HAL\_DCMI\_Start\_DMA() function.
- Optionally, configure and Enable the CROP feature to select a rectangular window from the received image using HAL\_DCMI\_ConfigCrop() and HAL\_DCMI\_EnableCROP() functions
- 5. The capture can be stopped using HAL\_DCMI\_Stop() function.
- 6. To control DCMI state you can use the function HAL\_DCMI\_GetState().

#### **DCMI HAL driver macros list**

Below the list of most used macros in DCMI HAL driver.

- \_\_HAL\_DCMI\_ENABLE: Enable the DCMI peripheral.
- HAL DCMI DISABLE: Disable the DCMI peripheral.
- \_\_HAL\_DCMI\_GET\_FLAG: Get the DCMI pending flags.
- \_\_HAL\_DCMI\_CLEAR\_FLAG: Clear the DCMI pending flags.
- \_\_HAL\_DCMI\_ENABLE\_IT: Enable the specified DCMI interrupts.
- \_\_HAL\_DCMI\_DISABLE\_IT: Disable the specified DCMI interrupts.
- \_\_HAL\_DCMI\_GET\_IT\_SOURCE: Check whether the specified DCMI interrupt has occurred or not.



You can refer to the DCMI HAL driver header file for more useful macros

# 15.2.2 Initialization and Configuration functions

This section provides functions allowing to:

- Initialize and configure the DCMI
- De-initialize the DCMI
- HAL\_DCMI\_Init()
- HAL\_DCMI\_DeInit()
- HAL\_DCMI\_MspInit()
- HAL\_DCMI\_MspDeInit()

## 15.2.3 IO operation functions

This section provides functions allowing to:

- Configure destination address and data length and Enables DCMI DMA request and enables DCMI capture
- Stop the DCMI capture.
- handle DCMI interrupt request.
- HAL\_DCMI\_Start\_DMA()
- HAL\_DCMI\_Stop()
- HAL\_DCMI\_IRQHandler()
- HAL\_DCMI\_ErrorCallback()
- HAL\_DCMI\_LineEventCallback()
- HAL\_DCMI\_VsyncEventCallback()
- HAL\_DCMI\_FrameEventCallback()

## 15.2.4 Peripheral Control functions

This section provides functions allowing to:

- Configure the CROP feature.
- Enable/Disable the CROP feature.
- HAL\_DCMI\_ConfigCROP()
- HAL\_DCMI\_DisableCROP()
- HAL\_DCMI\_EnableCROP()

# 15.2.5 Peripheral State and Errors functions

This subsection provides functions allowing to

- Check the DCMI state.
- Get the specific DCMI error flag.
- HAL DCMI GetState()
- HAL\_DCMI\_GetError()

# 15.2.6 Initialization and Configuration functions

#### 15.2.6.1 HAL\_DCMI\_Init

Function Name HAL\_StatusTypeDef HAL\_DCMI\_Init ( DCMI\_HandleTypeDef \*

hdcmi)

Function Description Initializes the DCMI according to the specified parameters in the



DCMI InitTypeDef and create the associated handle.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 

• HAL status

Notes • None.

# 15.2.6.2 HAL\_DCMI\_Delnit

Function Name HAL\_StatusTypeDef HAL\_DCMI\_Delnit (

DCMI\_HandleTypeDef \* hdcmi)

Function Description Deinitializes the DCMI peripheral registers to their default reset

values.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 

• HAL status

Notes • None.

## 15.2.6.3 HAL\_DCMI\_MspInit

Function Name void HAL\_DCMI\_MspInit ( DCMI\_HandleTypeDef \* hdcmi)

Function Description Initializes the DCMI MSP.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 

None.

Notes 

None.

## 15.2.6.4 HAL\_DCMI\_MspDeInit

Function Name

Function Description

Parameters

• hdcmi: pointer to a DCMI\_HandleTypeDef structure that contains the configuration information for DCMI.

Return values

• None.

# 15.2.7 IO operation functions

Notes

## 15.2.7.1 HAL\_DCMI\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_DCMI\_Start\_DMA (

DCMI\_HandleTypeDef \* hdcmi, uint32\_t DCMI\_Mode, uint32\_t

pData, uint32\_t Length)

None.

Function Description

Enables DCMI DMA request and enables DCMI capture.

Parameters

hdcmi: pointer to a DCMI\_HandleTypeDef structure that
 anatoling the configuration information for DCMI.

contains the configuration information for DCMI. **DCMI Mode:** DCMI capture mode snapshot or continuous

grab.

pData : The destination memory Buffer address (LCD Frame

buffer).

Length: The length of capture to be transferred.

Return values

HAL status

Notes

None.

## 15.2.7.2 HAL\_DCMI\_Stop

Function Name HAL\_StatusTypeDef HAL\_DCMI\_Stop ( DCMI\_HandleTypeDef

\* hdcmi)

**Function Description** 

Disable DCMI DMA request and Disable DCMI capture.

**Parameters** 

 hdcmi: pointer to a DCMI\_HandleTypeDef structure that contains the configuration information for DCMI.

Return values • HAL status

Notes 

None.



# 15.2.7.3 HAL DCMI IRQHandler

Function Name void HAL\_DCMI\_IRQHandler ( DCMI\_HandleTypeDef \* hdcmi)

**Function Description** 

Handles DCMI interrupt request.

**Parameters** 

 hdcmi: pointer to a DCMI\_HandleTypeDef structure that contains the configuration information for the DCMI.

Return values

None.

Notes

None.

# 15.2.7.4 HAL\_DCMI\_ErrorCallback

Function Name void HAL\_DCMI\_ErrorCallback ( DCMI\_HandleTypeDef \*

hdcmi)

**Function Description** 

Error DCMI callback.

**Parameters** 

 hdcmi: pointer to a DCMI\_HandleTypeDef structure that contains the configuration information for DCMI.

Return values • None.

Notes • None.

## 15.2.7.5 HAL DCMI LineEventCallback

Function Name void HAL\_DCMI\_LineEventCallback ( DCMI\_HandleTypeDef \*

hdcmi)

Function Description

Line Event callback.

**Parameters** 

• **hdcmi**: pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 

None.

250/865 DocID025834 Rev 1



Notes

None.

## 15.2.7.6 HAL\_DCMI\_VsyncEventCallback

Function Name void HAL\_DCMI\_VsyncEventCallback ( DCMI\_HandleTypeDef

\* hdcmi)

Function Description VSYNC Event callback.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values • None.

Notes • None.

# 15.2.7.7 HAL\_DCMI\_FrameEventCallback

Function Name void HAL\_DCMI\_FrameEventCallback ( DCMI\_HandleTypeDef

\* hdcmi)

Function Description

Frame Event callback.

**Parameters** 

 hdcmi: pointer to a DCMI\_HandleTypeDef structure that contains the configuration information for DCMI.

Return values

None.

Notes

None.

# 15.2.8 Peripheral Control functions

## 15.2.8.1 HAL\_DCMI\_ConfigCROP

Function Name HAL\_StatusTypeDef HAL\_DCMI\_ConfigCROP (

DCMI\_HandleTypeDef \* hdcmi, uint32\_t X0, uint32\_t Y0,

uint32\_t XSize, uint32\_t YSize)



Function Description Configure the DCMI CROP coordinate.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

YSize: DCMI Line number
 XSize: DCMI Pixel per line
 X0: DCMI window X offset
 Y0: DCMI window Y offset

Return values 

• HAL status

Notes • None.

## 15.2.8.2 HAL\_DCMI\_DisableCROP

Function Name HAL\_StatusTypeDef HAL\_DCMI\_DisableCROP (

DCMI\_HandleTypeDef \* hdcmi)

Function Description Disable the Crop feature.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 
• HAL status

Notes • None.

# 15.2.8.3 HAL\_DCMI\_EnableCROP

Function Name HAL\_StatusTypeDef HAL\_DCMI\_EnableCROP (

DCMI\_HandleTypeDef \* hdcmi)

Function Description Enable the Crop feature.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 
• HAL status

Notes • None.

# 15.2.9 Peripheral State functions

# 15.2.9.1 HAL\_DCMI\_GetState

Function Name HAL\_DCMI\_StateTypeDef HAL\_DCMI\_GetState (

DCMI\_HandleTypeDef \* hdcmi)

Function Description Return the DCMI state.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values • HAL state

Notes 

None.

# 15.2.9.2 HAL\_DCMI\_GetError

Function Name uint32\_t HAL\_DCMI\_GetError ( DCMI\_HandleTypeDef \*

hdcmi)

Function Description Return the DCMI error code.

Parameters • hdcmi : pointer to a DCMI\_HandleTypeDef structure that

contains the configuration information for DCMI.

Return values 
• DCMI Error Code

Notes • None.

# 15.3 DCMI Firmware driver defines

## 15.3.1 DCMI

DCMI

DCMI\_Capture\_Mode

• #define: **DCMI\_MODE\_CONTINUOUS** ((uint32\_t)0x00000000)

The received data are transferred continuously into the destination memory through the DMA

• #define: DCMI\_MODE\_SNAPSHOT ((uint32\_t)DCMI\_CR\_CM)

Once activated, the interface waits for the start of frame and then transfers a single frame through the DMA

### DCMI\_Capture\_Rate

- #define: DCMI\_CR\_ALL\_FRAME ((uint32\_t)0x00000000)
   All frames are captured
- #define: DCMI\_CR\_ALTERNATE\_2\_FRAME ((uint32\_t)DCMI\_CR\_FCRC\_0)

  Every alternate frame captured
- #define: DCMI\_CR\_ALTERNATE\_4\_FRAME ((uint32\_t)DCMI\_CR\_FCRC\_1)
   One frame in 4 frames captured

### DCMI\_Error\_Code

- #define: HAL\_DCMI\_ERROR\_NONE ((uint32\_t)0x00000000)
   No error
- #define: HAL\_DCMI\_ERROR\_OVF ((uint32\_t)0x00000001)
   Overflow error
- #define: HAL\_DCMI\_ERROR\_SYNC ((uint32\_t)0x00000002)
  Synchronization error
- #define: HAL\_DCMI\_ERROR\_TIMEOUT ((uint32\_t)0x00000020)
   Timeout error

### DCMI\_Extended\_Data\_Mode

- #define: DCMI\_EXTEND\_DATA\_8B ((uint32\_t)0x00000000)
   Interface captures 8-bit data on every pixel clock
- #define: DCMI\_EXTEND\_DATA\_10B ((uint32\_t)DCMI\_CR\_EDM\_0)
  Interface captures 10-bit data on every pixel clock
- #define: DCMI\_EXTEND\_DATA\_12B ((uint32\_t)DCMI\_CR\_EDM\_1)
  Interface captures 12-bit data on every pixel clock

#define: DCMI\_EXTEND\_DATA\_14B ((uint32\_t)(DCMI\_CR\_EDM\_0 | DCMI\_CR\_EDM\_1))

Interface captures 14-bit data on every pixel clock

### DCMI\_Flags

- #define: DCMI\_FLAG\_HSYNC ((uint32\_t)0x2001)
- #define: DCMI\_FLAG\_VSYNC ((uint32\_t)0x2002)
- #define: **DCMI\_FLAG\_FNE** ((uint32\_t)0x2004)
- #define: DCMI\_FLAG\_FRAMERI ((uint32\_t)DCMI\_RISR\_FRAME\_RIS)
- #define: **DCMI\_FLAG\_OVFRI** ((uint32\_t)DCMI\_RISR\_OVF\_RIS)
- #define: DCMI\_FLAG\_ERRRI ((uint32\_t)DCMI\_RISR\_ERR\_RIS)
- #define: DCMI\_FLAG\_VSYNCRI ((uint32\_t)DCMI\_RISR\_VSYNC\_RIS)
- #define: DCMI\_FLAG\_LINERI ((uint32\_t)DCMI\_RISR\_LINE\_RIS)
- #define: **DCMI\_FLAG\_FRAMEMI** ((uint32\_t)0x1001)
- #define: DCMI\_FLAG\_OVFMI ((uint32\_t)0x1002)
- #define: **DCMI\_FLAG\_ERRMI** ((uint32\_t)0x1004)

HAL DCMI Generic Driver UM1725

- #define: DCMI\_FLAG\_VSYNCMI ((uint32\_t)0x1008)
- #define: **DCMI\_FLAG\_LINEMI** ((uint32\_t)0x1010)

### DCMI\_HSYNC\_Polarity

Horizontal synchronization active Low

• #define: DCMI\_HSPOLARITY\_LOW ((uint32\_t)0x00000000)

• #define: DCMI\_HSPOLARITY\_HIGH ((uint32\_t)DCMI\_CR\_HSPOL)

Horizontal synchronization active High

#### DCMI\_interrupt\_sources

- #define: **DCMI\_IT\_FRAME** ((uint32\_t)DCMI\_IER\_FRAME\_IE)
- #define: **DCMI\_IT\_OVF** ((uint32\_t)DCMI\_IER\_OVF\_IE)
- #define: **DCMI\_IT\_ERR** ((uint32\_t)DCMI\_IER\_ERR\_IE)
- #define: **DCMI\_IT\_VSYNC** ((uint32\_t)DCMI\_IER\_VSYNC\_IE)
- #define: **DCMI\_IT\_LINE** ((uint32\_t)**DCMI\_IER\_LINE\_IE**)

### DCMI\_MODE\_JPEG

- #define: DCMI\_JPEG\_DISABLE ((uint32\_t)0x00000000)
   Mode JPEG Disabled
- #define: DCMI\_JPEG\_ENABLE ((uint32\_t)DCMI\_CR\_JPEG)

  Mode JPEG Enabled

#### DCMI\_PIXCK\_Polarity

• #define: DCMI\_PCKPOLARITY\_FALLING ((uint32\_t)0x00000000)

Pixel clock active on Falling edge

#define: DCMI\_PCKPOLARITY\_RISING ((uint32\_t)DCMI\_CR\_PCKPOL)

Pixel clock active on Rising edge

### DCMI\_Synchronization\_Mode

#define: DCMI\_SYNCHRO\_HARDWARE ((uint32\_t)0x00000000)

Hardware synchronization data capture (frame/line start/stop) is synchronized with the HSYNC/VSYNC signals

• #define: DCMI\_SYNCHRO\_EMBEDDED ((uint32\_t)DCMI\_CR\_ESS)

Embedded synchronization data capture is synchronized with synchronization codes embedded in the data flow

### DCMI\_VSYNC\_Polarity

#define: DCMI\_VSPOLARITY\_LOW ((uint32\_t)0x00000000)

Vertical synchronization active Low

#define: DCMI\_VSPOLARITY\_HIGH ((uint32\_t)DCMI\_CR\_VSPOL)

Vertical synchronization active High

# DCMI\_Window\_Coordinate

#define: DCMI\_WINDOW\_COORDINATE ((uint32\_t)0x3FFF)

Window coordinate

#### DCMI\_Window\_Height

#define: DCMI\_WINDOW\_HEIGHT ((uint32\_t)0x1FFF)

Window Height

# 16 HAL ETHERNET Generic Driver

# 16.1 ETH Firmware driver registers structures

# 16.1.1 ETH\_HandleTypeDef

*ETH\_HandleTypeDef* is defined in the stm32f4xx\_hal\_eth.h Data Fields

- ETH\_TypeDef \* Instance
- ETH\_InitTypeDef Init
- uint32 t LinkStatus
- ETH\_DMADescTypeDef \* RxDesc
- ETH\_DMADescTypeDef \* TxDesc
- ETH DMARxFrameInfos RxFrameInfos
- \_\_IO HAL\_ETH\_StateTypeDef State
- HAL\_LockTypeDef Lock

#### **Field Documentation**

- ETH\_TypeDef\* ETH\_HandleTypeDef::Instance
  - Register base address
- ETH InitTypeDef ETH HandleTypeDef::Init
  - Ethernet Init Configuration
- uint32\_t ETH\_HandleTypeDef::LinkStatus
  - Ethernet link status
- ETH\_DMADescTypeDef\* ETH\_HandleTypeDef::RxDesc
  - Rx descriptor to Get
- ETH\_DMADescTypeDef\* ETH\_HandleTypeDef::TxDesc
  - Tx descriptor to Set
- ETH\_DMARxFrameInfos ETH\_HandleTypeDef::RxFrameInfos
  - last Rx frame infos
- \_\_IO HAL\_ETH\_StateTypeDef ETH\_HandleTypeDef::State
  - ETH communication state
- HAL\_LockTypeDef ETH\_HandleTypeDef::Lock
  - ETH Lock

# 16.1.2 ETH\_InitTypeDef

*ETH\_InitTypeDef* is defined in the stm32f4xx\_hal\_eth.h Data Fields

- uint32\_t AutoNegotiation
- uint32\_t Speed
- uint32 t DuplexMode

- uint16 t PhyAddress
- uint8 t \* MACAddr
- uint32 t RxMode
- uint32 t ChecksumMode
- uint32 t MediaInterface

#### **Field Documentation**

## • uint32 t ETH InitTypeDef::AutoNegotiation

Selects or not the AutoNegotiation mode for the external PHY The
 AutoNegotiation allows an automatic setting of the Speed (10/100Mbps) and the
 mode (half/full-duplex). This parameter can be a value of ETH\_AutoNegotiation

#### uint32 t ETH InitTypeDef::Speed

 Sets the Ethernet speed: 10/100 Mbps. This parameter can be a value of ETH\_Speed

#### uint32 t ETH InitTypeDef::DuplexMode

 Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode This parameter can be a value of *ETH\_Duplex\_Mode*

### uint16\_t ETH\_InitTypeDef::PhyAddress

Ethernet PHY address. This parameter must be a number between Min\_Data = 0 and Max\_Data = 32

## uint8\_t\* ETH\_InitTypeDef::MACAddr

MAC Address of used Hardware: must be pointer on an array of 6 bytes

## uint32\_t ETH\_InitTypeDef::RxMode

 Selects the Ethernet Rx mode: Polling mode, Interrupt mode. This parameter can be a value of *ETH\_Rx\_Mode*

### uint32\_t ETH\_InitTypeDef::ChecksumMode

 Selects if the checksum is check by hardware or by software. This parameter can be a value of ETH\_Checksum\_Mode

#### • uint32\_t ETH\_InitTypeDef::MediaInterface

 Selects the media-independent interface or the reduced media-independent interface. This parameter can be a value of ETH\_Media\_Interface

# 16.1.3 ETH\_MACInitTypeDef

ETH\_MACInitTypeDef is defined in the stm32f4xx\_hal\_eth.h

#### **Data Fields**

- uint32\_t Watchdog
- uint32 t Jabber
- uint32\_t InterFrameGap
- uint32\_t CarrierSense
- uint32\_t ReceiveOwn
- uint32\_t LoopbackMode
- uint32\_t ChecksumOffload
- uint32 t RetryTransmission
- uint32 t AutomaticPadCRCStrip
- uint32 t BackOffLimit
- uint32 t DeferralCheck

- uint32 t ReceiveAll
- uint32 t SourceAddrFilter
- uint32 t PassControlFrames
- uint32 t BroadcastFramesReception
- uint32 t DestinationAddrFilter
- uint32 t PromiscuousMode
- uint32 t MulticastFramesFilter
- uint32 t UnicastFramesFilter
- uint32 t HashTableHigh
- uint32 t HashTableLow
- uint32 t PauseTime
- uint32 t ZeroQuantaPause
- uint32 t PauseLowThreshold
- uint32 t UnicastPauseFrameDetect
- uint32 t ReceiveFlowControl
- uint32 t TransmitFlowControl
- uint32\_t VLANTagComparison
- uint32\_t VLANTagldentifier

#### **Field Documentation**

### uint32\_t ETH\_MACInitTypeDef::Watchdog

 Selects or not the Watchdog timer When enabled, the MAC allows no more then 2048 bytes to be received. When disabled, the MAC can receive up to 16384 bytes. This parameter can be a value of *ETH\_watchdog*

## uint32\_t ETH\_MACInitTypeDef::Jabber

 Selects or not Jabber timer When enabled, the MAC allows no more then 2048 bytes to be sent. When disabled, the MAC can send up to 16384 bytes. This parameter can be a value of *ETH\_Jabber*

## • uint32\_t ETH\_MACInitTypeDef::InterFrameGap

 Selects the minimum IFG between frames during transmission. This parameter can be a value of *ETH Inter Frame Gap*

# • uint32\_t ETH\_MACInitTypeDef::CarrierSense

 Selects or not the Carrier Sense. This parameter can be a value of ETH\_Carrier\_Sense

# • uint32\_t ETH\_MACInitTypeDef::ReceiveOwn

 Selects or not the ReceiveOwn, ReceiveOwn allows the reception of frames when the TX\_EN signal is asserted in Half-Duplex mode. This parameter can be a value of *ETH\_Receive\_Own*

#### • uint32\_t ETH\_MACInitTypeDef::LoopbackMode

Selects or not the internal MAC MII Loopback mode. This parameter can be a value of ETH\_Loop\_Back\_Mode

### uint32\_t ETH\_MACInitTypeDef::ChecksumOffload

 Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers. This parameter can be a value of ETH Checksum Offload

#### uint32 t ETH MACInitTypeDef::RetryTransmission

- Selects or not the MAC attempt retries transmission, based on the settings of BL, when a collision occurs (Half-Duplex mode). This parameter can be a value of *ETH\_Retry\_Transmission*
- uint32\_t ETH\_MACInitTypeDef::AutomaticPadCRCStrip

260/865 DocID025834 Rev 1

- Selects or not the Automatic MAC Pad/CRC Stripping. This parameter can be a value of ETH Automatic Pad CRC Strip
- uint32\_t ETH\_MACInitTypeDef::BackOffLimit
  - Selects the BackOff limit value. This parameter can be a value of ETH\_Back\_Off\_Limit
- uint32 t ETH MACInitTypeDef::DeferralCheck
  - Selects or not the deferral check function (Half-Duplex mode). This parameter can be a value of *ETH\_Deferral\_Check*
- uint32 t ETH MACInitTypeDef::ReceiveAll
  - Selects or not all frames reception by the MAC (No filtering). This parameter can be a value of *ETH\_Receive\_All*
- uint32\_t ETH\_MACInitTypeDef::SourceAddrFilter
  - Selects the Source Address Filter mode. This parameter can be a value of ETH\_Source\_Addr\_Filter
- uint32\_t ETH\_MACInitTypeDef::PassControlFrames
  - Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames) This parameter can be a value of ETH Pass Control Frames
- uint32\_t ETH\_MACInitTypeDef::BroadcastFramesReception
  - Selects or not the reception of Broadcast Frames. This parameter can be a value of ETH\_Broadcast\_Frames\_Reception
- uint32\_t ETH\_MACInitTypeDef::DestinationAddrFilter
  - Sets the destination filter mode for both unicast and multicast frames. This
    parameter can be a value of ETH\_Destination\_Addr\_Filter
- uint32\_t ETH\_MACInitTypeDef::PromiscuousMode
  - Selects or not the Promiscuous Mode This parameter can be a value of *ETH Promiscuous Mode*
- uint32\_t ETH\_MACInitTypeDef::MulticastFramesFilter
  - Selects the Multicast Frames filter mode:
     None/HashTableFilter/PerfectFilter/PerfectHashTableFilter. This parameter can be a value of *ETH\_Multicast\_Frames\_Filter*
- uint32\_t ETH\_MACInitTypeDef::UnicastFramesFilter
  - Selects the Unicast Frames filter mode:
     HashTableFilter/PerfectFilter/PerfectHashTableFilter. This parameter can be a value of ETH Unicast Frames Filter
- uint32\_t ETH\_MACInitTypeDef::HashTableHigh
  - This field holds the higher 32 bits of Hash table. This parameter must be a number between Min\_Data = 0x0 and Max\_Data = 0xFFFFFFF
- uint32\_t ETH\_MACInitTypeDef::HashTableLow
  - This field holds the lower 32 bits of Hash table. This parameter must be a number between Min\_Data = 0x0 and Max\_Data = 0xFFFFFFF
- uint32\_t ETH\_MACInitTypeDef::PauseTime
  - This field holds the value to be used in the Pause Time field in the transmit control frame. This parameter must be a number between Min\_Data = 0x0 and Max\_Data = 0xFFFF
- uint32\_t ETH\_MACInitTypeDef::ZeroQuantaPause
  - Selects or not the automatic generation of Zero-Quanta Pause Control frames.
     This parameter can be a value of *ETH Zero Quanta Pause*
- uint32\_t ETH\_MACInitTypeDef::PauseLowThreshold
  - This field configures the threshold of the PAUSE to be checked for automatic retransmission of PAUSE Frame. This parameter can be a value of ETH Pause Low Threshold
- uint32\_t ETH\_MACInitTypeDef::UnicastPauseFrameDetect



- Selects or not the MAC detection of the Pause frames (with MAC Address0 unicast address and unique multicast address). This parameter can be a value of ETH\_Unicast\_Pause\_Frame\_Detect
- uint32\_t ETH\_MACInitTypeDef::ReceiveFlowControl
  - Enables or disables the MAC to decode the received Pause frame and disable its transmitter for a specified time (Pause Time) This parameter can be a value of ETH Receive Flow Control
- uint32\_t ETH\_MACInitTypeDef::TransmitFlowControl
  - Enables or disables the MAC to transmit Pause frames (Full-Duplex mode) or the MAC back-pressure operation (Half-Duplex mode) This parameter can be a value of ETH\_Transmit\_Flow\_Control
- uint32\_t ETH\_MACInitTypeDef::VLANTagComparison
  - Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for comparison and filtering. This parameter can be a value of ETH VLAN Tag Comparison
- uint32\_t ETH\_MACInitTypeDef::VLANTagldentifier
  - Holds the VLAN tag identifier for receive frames

# 16.1.4 ETH DMADescTypeDef

ETH\_DMADescTypeDef is defined in the stm32f4xx\_hal\_eth.h

#### **Data Fields**

- \_\_IO uint32\_t Status
- uint32 t ControlBufferSize
- uint32 t Buffer1Addr
- uint32 t Buffer2NextDescAddr
- uint32\_t ExtendedStatus
- uint32\_t Reserved1
- uint32 t TimeStampLow
- uint32\_t TimeStampHigh

- \_\_IO uint32\_t ETH\_DMADescTypeDef::Status
  - Status
- uint32\_t ETH\_DMADescTypeDef::ControlBufferSize
  - Control and Buffer1, Buffer2 lengths
- uint32\_t ETH\_DMADescTypeDef::Buffer1Addr
  - Buffer1 address pointer
- uint32\_t ETH\_DMADescTypeDef::Buffer2NextDescAddr
  - Buffer2 or next descriptor address pointer Enhanced ETHERNET DMA PTP Descriptors
- uint32\_t ETH\_DMADescTypeDef::ExtendedStatus
  - Extended status for PTP receive descriptor
- uint32\_t ETH\_DMADescTypeDef::Reserved1
  - Reserved
- uint32 t ETH DMADescTypeDef::TimeStampLow
  - Time Stamp Low value for transmit and receive

## uint32\_t ETH\_DMADescTypeDef::TimeStampHigh

Time Stamp High value for transmit and receive

# 16.1.5 ETH\_DMAInitTypeDef

ETH\_DMAInitTypeDef is defined in the stm32f4xx\_hal\_eth.h

#### **Data Fields**

- uint32 t DropTCPIPChecksumErrorFrame
- uint32\_t ReceiveStoreForward
- uint32\_t FlushReceivedFrame
- uint32 t TransmitStoreForward
- uint32\_t TransmitThresholdControl
- uint32 t ForwardErrorFrames
- uint32 t ForwardUndersizedGoodFrames
- uint32 t ReceiveThresholdControl
- uint32 t SecondFrameOperate
- uint32 t AddressAlignedBeats
- uint32\_t FixedBurst
- uint32 t RxDMABurstLength
- uint32 t TxDMABurstLength
- uint32\_t EnhancedDescriptorFormat
- uint32 t DescriptorSkipLength
- uint32 t DMAArbitration

- uint32\_t ETH\_DMAInitTypeDef::DropTCPIPChecksumErrorFrame
  - Selects or not the Dropping of TCP/IP Checksum Error Frames. This parameter can be a value of ETH\_Drop\_TCP\_IP\_Checksum\_Error\_Frame
- uint32 t ETH DMAInitTypeDef::ReceiveStoreForward
  - Enables or disables the Receive store and forward mode. This parameter can be a value of *ETH Receive Store Forward*
- uint32 t ETH DMAInitTypeDef::FlushReceivedFrame
  - Enables or disables the flushing of received frames. This parameter can be a value of ETH\_Flush\_Received\_Frame
- uint32\_t ETH\_DMAInitTypeDef::TransmitStoreForward
  - Enables or disables Transmit store and forward mode. This parameter can be a value of ETH\_Transmit\_Store\_Forward
- uint32\_t ETH\_DMAInitTypeDef::TransmitThresholdControl
  - Selects or not the Transmit Threshold Control. This parameter can be a value of ETH\_Transmit\_Threshold\_Control
- uint32\_t ETH\_DMAInitTypeDef::ForwardErrorFrames
  - Selects or not the forward to the DMA of erroneous frames. This parameter can be a value of ETH\_Forward\_Error\_Frames
- uint32\_t ETH\_DMAInitTypeDef::ForwardUndersizedGoodFrames
  - Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error and length less than 64 bytes) including pad-bytes and CRC) This parameter can be a value of ETH\_Forward\_Undersized\_Good\_Frames



- uint32\_t ETH\_DMAInitTypeDef::ReceiveThresholdControl
  - Selects the threshold level of the Receive FIFO. This parameter can be a value of ETH Receive Threshold Control
- uint32\_t ETH\_DMAInitTypeDef::SecondFrameOperate
  - Selects or not the Operate on second frame mode, which allows the DMA to process a second frame of Transmit data even before obtaining the status for the first frame. This parameter can be a value of ETH\_Second\_Frame\_Operate
- uint32\_t ETH\_DMAInitTypeDef::AddressAlignedBeats
  - Enables or disables the Address Aligned Beats. This parameter can be a value of ETH Address Aligned Beats
- uint32\_t ETH\_DMAInitTypeDef::FixedBurst
  - Enables or disables the AHB Master interface fixed burst transfers. This
    parameter can be a value of ETH\_Fixed\_Burst
- uint32\_t ETH\_DMAInitTypeDef::RxDMABurstLength
  - Indicates the maximum number of beats to be transferred in one Rx DMA transaction. This parameter can be a value of ETH Rx DMA Burst Length
- uint32\_t ETH\_DMAInitTypeDef::TxDMABurstLength
  - Indicates the maximum number of beats to be transferred in one Tx DMA transaction. This parameter can be a value of ETH\_Tx\_DMA\_Burst\_Length
- uint32\_t ETH\_DMAInitTypeDef::EnhancedDescriptorFormat
  - Enables the enhanced descriptor format. This parameter can be a value of ETH\_DMA\_Enhanced\_descriptor\_format
- uint32\_t ETH\_DMAInitTypeDef::DescriptorSkipLength
  - Specifies the number of word to skip between two unchained descriptors (Ring mode) This parameter must be a number between Min\_Data = 0 and Max\_Data = 32
- uint32\_t ETH\_DMAInitTypeDef::DMAArbitration
  - Selects the DMA Tx/Rx arbitration. This parameter can be a value of ETH\_DMA\_Arbitration

# 16.1.6 ETH DMARxFrameInfos

ETH\_DMARxFrameInfos is defined in the stm32f4xx\_hal\_eth.h

**Data Fields** 

- ETH\_DMADescTypeDef \* FSRxDesc
- ETH\_DMADescTypeDef \* LSRxDesc
- uint32 t SegCount
- uint32\_t length
- uint32\_t buffer

- ETH\_DMADescTypeDef\* ETH\_DMARxFrameInfos::FSRxDesc
  - First Segment Rx Desc
- ETH\_DMADescTypeDef\* ETH\_DMARxFrameInfos::LSRxDesc
  - Last Segment Rx Desc
- uint32 t ETH DMARxFrameInfos::SegCount
  - Segment count

- uint32\_t ETH\_DMARxFrameInfos::length
  - Frame length
- uint32\_t ETH\_DMARxFrameInfos::buffer
  - Frame buffer

# 16.1.7 ETH\_TypeDef

ETH\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t MACCRIO uint32\_t MACFFR
- \_\_IO uint32\_t MACHTHR
- IO uint32 t MACHTLR
- \_\_IO uint32\_t MACMIIAR
- \_\_IO uint32\_t MACMIIDR
- IO uint32 t MACFCR
- \_\_IO uint32\_t MACVLANTR
- uint32\_t RESERVED0
- \_\_IO uint32\_t MACRWUFFR
- \_\_IO uint32\_t MACPMTCSR
- uint32\_t RESERVED1
- IO uint32 t MACSR
- IO uint32 t MACIMR
- \_\_IO uint32\_t MACA0HR
- \_\_IO uint32\_t MACA0LR
- \_\_IO uint32\_t MACA1HR
- \_\_IO uint32\_t MACA1LR
- \_\_IO uint32\_t MACA2HR
- \_\_IO uint32\_t MACA2LR
- \_\_IO uint32\_t MACA3HRIO uint32\_t MACA3LR
- uint32 t RESERVED2
- \_\_IO uint32\_t MMCCR
- IO uint32 t MMCRIR
- \_\_IO uint32\_t MMCTIR
- \_\_IO uint32\_t MMCRIMR
- \_\_IO uint32\_t MMCTIMR
- uint32\_t RESERVED3
- \_\_IO uint32\_t MMCTGFSCCR
- \_\_IO uint32\_t MMCTGFMSCCR
- uint32\_t RESERVED4
- \_\_IO uint32\_t MMCTGFCR
- uint32\_t RESERVED5
- \_\_IO uint32\_t MMCRFCECR
- \_\_IO uint32\_t MMCRFAECR
- uint32\_t RESERVED6
- \_\_IO uint32\_t MMCRGUFCR
- uint32 t RESERVED7
- IO uint32 t PTPTSCR



- IO uint32 t PTPSSIR
- IO uint32 t PTPTSHR
- IO uint32 t PTPTSLR
- \_\_IO uint32\_t PTPTSHUR
- \_\_IO uint32\_t PTPTSLUR
- \_\_IO uint32\_t PTPTSAR
- IO uint32 t PTPTTHR
- \_\_IO uint32\_t PTPTTLR
- \_\_IO uint32\_t RESERVED8
- IO uint32 t PTPTSSR
- uint32 t RESERVED9
- \_\_IO uint32\_t DMABMR
- IO uint32 t DMATPDR
- \_\_IO uint32\_t DMARPDR
- \_\_IO uint32\_t DMARDLAR
- IO uint32 t DMATDLAR
- \_\_IO uint32\_t DMASR
- \_\_IO uint32\_t DMAOMR
- IO uint32 t DMAIER
- \_\_IO uint32\_t DMAMFBOCR
- \_\_IO uint32\_t DMARSWTR
- uint32 t RESERVED10
- \_\_IO uint32\_t DMACHTDR
- \_\_IO uint32\_t DMACHRDR
- \_\_IO uint32\_t DMACHTBAR
- \_\_IO uint32\_t DMACHRBAR

- \_\_IO uint32\_t ETH\_TypeDef::MACCR
- \_\_IO uint32\_t ETH\_TypeDef::MACFFR
- \_\_IO uint32\_t ETH\_TypeDef::MACHTHR
- \_\_IO uint32\_t ETH\_TypeDef::MACHTLR
- \_\_IO uint32\_t ETH\_TypeDef::MACMIIAR
- \_\_IO uint32\_t ETH\_TypeDef::MACMIIDR
- \_\_IO uint32\_t ETH\_TypeDef::MACFCR
- \_\_IO uint32\_t ETH\_TypeDef::MACVLANTR
- uint32\_t ETH\_TypeDef::RESERVED0[2]
- \_\_IO uint32\_t ETH\_TypeDef::MACRWUFFR
- \_\_IO uint32\_t ETH\_TypeDef::MACPMTCSR
- uint32\_t ETH\_TypeDef::RESERVED1[2]
- \_\_IO uint32\_t ETH\_TypeDef::MACSR
- \_\_IO uint32\_t ETH\_TypeDef::MACIMR
- \_\_IO uint32\_t ETH\_TypeDef::MACA0HR
- \_\_IO uint32\_t ETH\_TypeDef::MACA0LR
- \_\_IO uint32\_t ETH\_TypeDef::MACA1HR
- \_\_IO uint32\_t ETH\_TypeDef::MACA1LR
- \_\_IO uint32\_t ETH\_TypeDef::MACA2HR
- \_\_IO uint32\_t ETH\_TypeDef::MACA2LR\_\_IO uint32\_t ETH\_TypeDef::MACA3HR
- \_\_IO uint32\_t ETH\_TypeDef::MACA3LR

uint32 t ETH TypeDef::RESERVED2[40] \_IO uint32\_t ETH\_TypeDef::MMCCR \_\_IO uint32\_t ETH\_TypeDef::MMCRIR IO uint32 t ETH TypeDef::MMCTIR \_IO uint32\_t ETH\_TypeDef::MMCRIMR \_IO uint32\_t ETH\_TypeDef::MMCTIMR uint32\_t ETH\_TypeDef::RESERVED3[14] \_\_IO uint32\_t ETH\_TypeDef::MMCTGFSCCR \_\_IO uint32\_t ETH\_TypeDef::MMCTGFMSCCR uint32 t ETH TypeDef::RESERVED4[5] IO uint32\_t ETH\_TypeDef::MMCTGFCR uint32\_t ETH\_TypeDef::RESERVED5[10] \_\_IO uint32\_t ETH\_TypeDef::MMCRFCECR \_IO uint32\_t ETH\_TypeDef::MMCRFAECR uint32\_t ETH\_TypeDef::RESERVED6[10] IO uint32 t ETH TypeDef::MMCRGUFCR uint32\_t ETH\_TypeDef::RESERVED7[334] \_IO uint32\_t ETH\_TypeDef::PTPTSCR IO uint32 t ETH TypeDef::PTPSSIR \_\_IO uint32\_t ETH\_TypeDef::PTPTSHR \_\_IO uint32\_t ETH\_TypeDef::PTPTSLR \_\_IO uint32\_t ETH\_TypeDef::PTPTSHUR \_IO uint32\_t ETH\_TypeDef::PTPTSLUR \_\_IO uint32\_t ETH\_TypeDef::PTPTSAR \_IO uint32\_t ETH\_TypeDef::PTPTTHR \_\_IO uint32\_t ETH\_TypeDef::PTPTTLR IO uint32 t ETH TypeDef::RESERVED8 IO uint32 t ETH TypeDef::PTPTSSR uint32\_t ETH\_TypeDef::RESERVED9[565] \_\_IO uint32\_t ETH\_TypeDef::DMABMR \_\_IO uint32\_t ETH\_TypeDef::DMATPDR \_\_IO uint32\_t ETH\_TypeDef::DMARPDR \_\_IO uint32\_t ETH\_TypeDef::DMARDLAR \_\_IO uint32\_t ETH\_TypeDef::DMATDLAR IO uint32 t ETH TypeDef::DMASR IO uint32 t ETH TypeDef::DMAOMR \_\_IO uint32\_t ETH\_TypeDef::DMAIER \_\_IO uint32\_t ETH\_TypeDef::DMAMFBOCR IO uint32 t ETH TypeDef::DMARSWTR uint32\_t ETH\_TypeDef::RESERVED10[8] \_\_IO uint32\_t ETH\_TypeDef::DMACHTDR \_IO uint32\_t ETH\_TypeDef::DMACHRDR

# 16.2 ETH Firmware driver API description

The following section lists the various functions of the ETH library.

## 16.2.1 How to use this driver



- Declare a ETH\_HandleTypeDef handle structure, for example: ETH\_HandleTypeDef heth:
- 2. Fill parameters of Init structure in heth handle
- Call HAL ETH Init() API to initialize the Ethernet peripheral (MAC, DMA, ...)
- 4. Initialize the ETH low level resources through the HAL\_ETH\_MspInit() API:
  - a. Enable the Ethernet interface clock using
    - \_\_ETHMAC\_CLK\_ENABLE();
      - ETHMACTX CLK ENABLE();
    - ETHMACRX CLK ENABLE();
  - b. Initialize the related GPIO clocks
  - c. Configure Ethernet pin-out
  - d. Configure Ethernet NVIC interrupt (IT mode)
- 5. Initialize Ethernet DMA Descriptors in chain mode and point to allocated buffers:
  - a. HAL ETH DMATxDescListInit(); for Transmission process
  - b. HAL\_ETH\_DMARxDescListInit(); for Reception process
- 6. Enable MAC and DMA transmission and reception:
  - a. HAL\_ETH\_Start();
- 7. Prepare ETH DMA TX Descriptors and give the hand to ETH DMA to transfer the frame to MAC TX FIFO:
  - a. HAL\_ETH\_TransmitFrame();
- 8. Poll for a received frame in ETH RX DMA Descriptors and get received frame parameters
  - a. HAL\_ETH\_GetReceivedFrame(); (should be called into an infinite loop)
- 9. Get a received frame when an ETH RX interrupt occurs:
  - a. HAL ETH GetReceivedFrame IT(); (called in IT mode only)
- 10. Communicate with external PHY device:
  - a. Read a specific register from the PHY HAL\_ETH\_ReadPHYRegister();
  - b. Write data to a specific RHY register: HAL\_ETH\_WritePHYRegister();
- 11. Configure the Ethernet MAC after ETH peripheral initialization HAL\_ETH\_ConfigMAC(); all MAC parameters should be filled.
- 12. Configure the Ethernet DMA after ETH peripheral initialization HAL\_ETH\_ConfigDMA(); all DMA parameters should be filled.

# 16.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize and configure the Ethernet peripheral
- De-initialize the Ethernet peripheral
- HAL\_ETH\_Init()
- HAL ETH Delnit()
- HAL\_ETH\_DMATxDescListInit()
- HAL\_ETH\_DMARxDescListInit()
- HAL ETH Msplnit()
- HAL\_ETH\_MspDeInit()

# 16.2.3 IO operation functions

This section provides functions allowing to:

Transmit a frame HAL\_ETH\_TransmitFrame();

- Receive a frame HAL\_ETH\_GetReceivedFrame();
   HAL ETH GetReceivedFrame IT();
- Read from an External PHY register HAL\_ETH\_ReadPHYRegister();
- Write to an External PHY register HAL\_ETH\_WritePHYRegister();
- HAL\_ETH\_TransmitFrame()
- HAL\_ETH\_GetReceivedFrame()
- HAL\_ETH\_GetReceivedFrame\_IT()
- HAL\_ETH\_IRQHandler()
- HAL\_ETH\_TxCpltCallback()
- HAL ETH RxCpltCallback()
- HAL ETH ErrorCallback()
- HAL\_ETH\_ReadPHYRegister()
- HAL\_ETH\_WritePHYRegister()

# 16.2.4 Peripheral Control functions

This section provides functions allowing to:

- Enable MAC and DMA transmission and reception. HAL\_ETH\_Start();
- Disable MAC and DMA transmission and reception. HAL\_ETH\_Stop();
- Set the MAC configuration in runtime mode HAL\_ETH\_ConfigMAC();
- Set the DMA configuration in runtime mode HAL\_ETH\_ConfigDMA();
- HAL\_ETH\_Start()
- HAL\_ETH\_Stop()
- HAL\_ETH\_ConfigMAC()
- HAL\_ETH\_ConfigDMA()

# 16.2.5 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- Get the ETH handle state: HAL\_ETH\_GetState();
- HAL\_ETH\_GetState()

# 16.2.6 Initialization and de-initialization functions

### 16.2.6.1 HAL\_ETH\_Init

Function Name HAL\_StatusTypeDef HAL\_ETH\_Init ( ETH\_HandleTypeDef \*

heth)

Function Description Initializes the Ethernet MAC and DMA according to default

parameters.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values • HAL status

Notes • None.

### 16.2.6.2 HAL\_ETH\_DeInit

Function Name HAL\_StatusTypeDef HAL\_ETH\_DeInit ( ETH\_HandleTypeDef \*

heth)

Function Description De-Initializes the ETH peripheral.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values • HAL status

Notes • None.

## 16.2.6.3 HAL\_ETH\_DMATxDescListInit

Function Name HAL\_StatusTypeDef HAL\_ETH\_DMATxDescListInit (

ETH\_HandleTypeDef \* heth, ETH\_DMADescTypeDef \* DMATxDescTab, uint8\_t \* TxBuff, uint32\_t TxBuffCount)

Function Description Initializ

Initializes the DMA Tx descriptors in chain mode.

**Parameters** 

 heth: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

• **DMATxDescTab**: Pointer to the first Tx desc list

TxBuff: Pointer to the first TxBuffer list

TxBuffCount: Number of the used Tx desc in the list

Return values 

• HAL status

Notes • None.

# 16.2.6.4 HAL\_ETH\_DMARxDescListInit

Function Name HAL\_StatusTypeDef HAL\_ETH\_DMARxDescListInit (

ETH\_HandleTypeDef \* heth, ETH\_DMADescTypeDef \*
DMARxDescTab, uint8\_t \* RxBuff, uint32\_t RxBuffCount)

Function Description Initializes the DMA Rx descriptors in chain mode.

270/865 DocID025834 Rev 1



• **heth**: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

DMARxDescTab: Pointer to the first Rx desc list

RxBuff: Pointer to the first RxBuffer list

RxBuffCount: Number of the used Rx desc in the list

Return values • HAL status

Notes 

None.

# 16.2.6.5 HAL\_ETH\_MspInit

Function Name void HAL\_ETH\_MspInit ( ETH\_HandleTypeDef \* heth)

**Function Description** 

Initializes the ETH MSP.

Parameters

 heth: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

Return values

None.

Notes

None.

# 16.2.6.6 HAL\_ETH\_MspDeInit

Function Name void HAL\_ETH\_MspDeInit ( ETH\_HandleTypeDef \* heth)

**Function Description** 

Delnitializes ETH MSP.

Parameters

• **heth**: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

Return values

None.

Notes

None.

# 16.2.7 IO operation functions

# 16.2.7.1 HAL\_ETH\_TransmitFrame



Function Name HAL\_StatusTypeDef HAL\_ETH\_TransmitFrame (
ETH\_HandleTypeDef \* heth, uint32\_t FrameLength)

Function Description Sends an Ethernet frame.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

• FrameLength: Amount of data to be sent

Return values 

• HAL status

Notes • None.

# 16.2.7.2 HAL ETH GetReceivedFrame

Function Name HAL\_StatusTypeDef HAL\_ETH\_GetReceivedFrame (

ETH\_HandleTypeDef \* heth)

Function Description Checks for received frames.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values • HAL status

Notes • None.

# 16.2.7.3 HAL\_ETH\_GetReceivedFrame\_IT

Function Name HAL\_StatusTypeDef HAL\_ETH\_GetReceivedFrame\_IT (

ETH\_HandleTypeDef \* heth)

Function Description Gets the Received frame in interrupt mode.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values 

• HAL status

Notes • None.

# 16.2.7.4 HAL ETH IRQHandler

Function Name void HAL\_ETH\_IRQHandler ( ETH\_HandleTypeDef \* heth)

Function Description This function handles ETH interrupt request.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values 

• HAL status

Notes • None.

# 16.2.7.5 HAL\_ETH\_TxCpltCallback

Function Name void HAL\_ETH\_TxCpltCallback ( ETH\_HandleTypeDef \* heth)

Function Description Tx Transfer completed callbacks.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values • None.

Notes • None.

# 16.2.7.6 HAL\_ETH\_RxCpltCallback

Function Name void HAL\_ETH\_RxCpltCallback ( ETH\_HandleTypeDef \* heth)

Function Description Rx Transfer completed callbacks.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

Return values • None.

Notes 

None.

## 16.2.7.7 HAL ETH ErrorCallback

Function Name void HAL\_ETH\_ErrorCallback ( ETH\_HandleTypeDef \* heth)

Function Description Ethernet transfer error callbacks.

• **heth**: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

Return values

None.

Notes

None.

# 16.2.7.8 HAL\_ETH\_ReadPHYRegister

Function Name HAL\_StatusTypeDef HAL\_ETH\_ReadPHYRegister (

ETH\_HandleTypeDef \* heth, uint16\_t PHYReg, uint32\_t \*

RegValue)

Function Description Reads a PHY register.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

PHYReg: PHY register address, is the index of one of the 32

PHY register. This parameter can be one of the following values: PHY\_BCR: Transceiver Basic Control Register, PHY\_BSR: Transceiver Basic Status Register. More PHY register could be read depending on the used PHY

RegValue: PHY register value

Return values • HAL status

Notes • None.

# 16.2.7.9 HAL ETH WritePHYRegister

Function Name HAL\_StatusTypeDef HAL\_ETH\_WritePHYRegister (

ETH\_HandleTypeDef \* heth, uint16\_t PHYReg, uint32\_t

RegValue)

Function Description Writes to a PHY register.

274/865 DocID025834 Rev 1



**Parameters** 

**heth:** pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

 PHYReg: PHY register address, is the index of one of the 32 PHY register. This parameter can be one of the following values: PHY\_BCR: Transceiver Control Register. More More PHY register could be written depending on the used PHY

• RegValue: the value to write

Return values

HAL status

Notes

None.

# 16.2.8 Peripheral Control functions

# 16.2.8.1 HAL\_ETH\_Start

Function Name HAL\_StatusTypeDef HAL\_ETH\_Start ( ETH\_HandleTypeDef \*

heth)

Function Description

Enables Ethernet MAC and DMA reception/transmission.

Parameters

 heth: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

Return values

HAL status

Notes

None.

# 16.2.8.2 HAL\_ETH\_Stop

Function Name HAL\_StatusTypeDef HAL\_ETH\_Stop ( ETH\_HandleTypeDef \*

heth)

**Function Description** 

Stop Ethernet MAC and DMA reception/transmission.

Parameters

• **heth**: pointer to a ETH\_HandleTypeDef structure that contains the configuration information for ETHERNET module

Return values

HAL status

Notes

None.

# 16.2.8.3 HAL\_ETH\_ConfigMAC

Function Name HAL\_StatusTypeDef HAL\_ETH\_ConfigMAC (

ETH\_HandleTypeDef \* heth, ETH\_MACInitTypeDef \*

macconf)

Function Description Set ETH MAC Configuration.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

macconf: MAC Configuration structure

Return values • HAL status

Notes • None.

# 16.2.8.4 HAL\_ETH\_ConfigDMA

Function Name HAL\_StatusTypeDef HAL\_ETH\_ConfigDMA (

ETH\_HandleTypeDef \* heth, ETH\_DMAInitTypeDef \*

dmaconf)

Function Description Sets ETH DMA Configuration.

• **heth**: pointer to a ETH\_HandleTypeDef structure that

contains the configuration information for ETHERNET module

dmaconf: DMA Configuration structure

Return values 

• HAL status

Notes • None.

# 16.2.9 Peripheral State functions

# 16.2.9.1 HAL\_ETH\_GetState

Function Name HAL\_ETH\_StateTypeDef HAL\_ETH\_GetState (

ETH\_HandleTypeDef \* heth)

Function Description Return the ETH HAL state.

Parameters • heth: pointer to a ETH\_HandleTypeDef structure that

276/865 DocID025834 Rev 1



contains the configuration information for ETHERNET module

Return values • HAL state

Notes • None.

# 16.3 ETH Firmware driver defines

### 16.3.1 ETH

**ETH** 

### ETH\_Address\_Aligned\_Beats

- #define: ETH\_ADDRESSALIGNEDBEATS\_ENABLE ((uint32\_t)0x02000000)
- #define: ETH\_ADDRESSALIGNEDBEATS\_DISABLE ((uint32\_t)0x00000000)

# ETH\_Automatic\_Pad\_CRC\_Strip

- #define: ETH\_AUTOMATICPADCRCSTRIP\_ENABLE ((uint32\_t)0x00000080)
- #define: ETH\_AUTOMATICPADCRCSTRIP\_DISABLE ((uint32\_t)0x00000000)

### ETH\_AutoNegotiation

- #define: ETH\_AUTONEGOTIATION\_ENABLE ((uint32\_t)0x00000001)
- #define: ETH\_AUTONEGOTIATION\_DISABLE ((uint32\_t)0x00000000)

# ETH\_Back\_Off\_Limit

- #define: *ETH\_BACKOFFLIMIT\_10 ((uint32\_t)0x00000000)*
- #define: ETH\_BACKOFFLIMIT\_8 ((uint32\_t)0x00000020)

- #define: *ETH\_BACKOFFLIMIT\_4* ((uint32\_t)0x00000040)
- #define: *ETH\_BACKOFFLIMIT\_1* ((uint32\_t)0x00000060)

### ETH\_Broadcast\_Frames\_Reception

- #define: ETH\_BROADCASTFRAMESRECEPTION\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_BROADCASTFRAMESRECEPTION\_DISABLE ((uint32\_t)0x00000020)

### ETH\_Buffers\_setting

- #define: ETH\_MAX\_PACKET\_SIZE ((uint32\_t)1524)
   ETH\_HEADER + ETH\_EXTRA + VLAN\_TAG + MAX\_ETH\_PAYLOAD + ETH\_CRC
- #define: ETH\_HEADER ((uint32\_t)14)
   byte Dest addr, 6 byte Src addr, 2 byte length/type
- #define: ETH\_CRC ((uint32\_t)4)
   Ethernet CRC
- #define: ETH\_EXTRA ((uint32\_t)2)

Extra bytes in some cases

- #define: VLAN\_TAG ((uint32\_t)4)
   optional 802.1g VLAN Tag
- #define: MIN\_ETH\_PAYLOAD ((uint32\_t)46)
   Minimum Ethernet payload size
- #define: MAX\_ETH\_PAYLOAD ((uint32\_t)1500)

Maximum Ethernet payload size

- #define: JUMBO\_FRAME\_PAYLOAD ((uint32\_t)9000)
   Jumbo frame payload size
- #define: ETH\_RX\_BUF\_SIZE ETH\_MAX\_PACKET\_SIZE
- #define: ETH\_RXBUFNB ((uint32\_t)5
- #define: ETH\_TX\_BUF\_SIZE ETH\_MAX\_PACKET\_SIZE
- #define: ETH\_TXBUFNB ((uint32\_t)5
- #define: ETH\_DMATXDESC\_OWN ((uint32\_t)0x80000000)
   OWN bit: descriptor is owned by DMA engine
- #define: ETH\_DMATXDESC\_IC ((uint32\_t)0x40000000)
   Interrupt on Completion
- #define: ETH\_DMATXDESC\_LS ((uint32\_t)0x20000000)
   Last Segment
- #define: ETH\_DMATXDESC\_FS ((uint32\_t)0x10000000)
   First Segment
- #define: ETH\_DMATXDESC\_DC ((uint32\_t)0x08000000)
   Disable CRC
- #define: ETH\_DMATXDESC\_DP ((uint32\_t)0x04000000)
   Disable Padding
- #define: ETH\_DMATXDESC\_TTSE ((uint32\_t)0x02000000)

Transmit Time Stamp Enable

• #define: ETH\_DMATXDESC\_CIC ((uint32\_t)0x00C00000)

Checksum Insertion Control: 4 cases

#define: ETH\_DMATXDESC\_CIC\_BYPASS ((uint32\_t)0x00000000)

Do Nothing: Checksum Engine is bypassed

• #define: ETH\_DMATXDESC\_CIC\_IPV4HEADER ((uint32\_t)0x00400000)

IPV4 header Checksum Insertion

 #define: ETH\_DMATXDESC\_CIC\_TCPUDPICMP\_SEGMENT ((uint32\_t)0x00800000)

TCP/UDP/ICMP Checksum Insertion calculated over segment only

• #define: ETH\_DMATXDESC\_CIC\_TCPUDPICMP\_FULL ((uint32\_t)0x00C000000)

TCP/UDP/ICMP Checksum Insertion fully calculated

#define: ETH\_DMATXDESC\_TER ((uint32\_t)0x00200000)

Transmit End of Ring

• #define: ETH\_DMATXDESC\_TCH ((uint32\_t)0x00100000)

Second Address Chained

• #define: ETH\_DMATXDESC\_TTSS ((uint32\_t)0x00020000)

Tx Time Stamp Status

#define: ETH\_DMATXDESC\_IHE ((uint32\_t)0x00010000)

IP Header Error

• #define: ETH DMATXDESC ES ((uint32 t)0x00008000)

Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT

#define: ETH DMATXDESC JT ((uint32 t)0x00004000)

Jabber Timeout

• #define: ETH\_DMATXDESC\_FF ((uint32\_t)0x00002000)

280/865 DocID025834 Rev 1

Frame Flushed: DMA/MTL flushed the frame due to SW flush

- #define: ETH\_DMATXDESC\_PCE ((uint32\_t)0x00001000)
   Payload Checksum Error
- #define: ETH\_DMATXDESC\_LCA ((uint32\_t)0x00000800)
   Loss of Carrier: carrier lost during transmission
- #define: *ETH\_DMATXDESC\_NC* ((uint32\_t)0x00000400)

  No Carrier: no carrier signal from the transceiver
- #define: ETH\_DMATXDESC\_LCO ((uint32\_t)0x00000200)
   Late Collision: transmission aborted due to collision
- #define: ETH\_DMATXDESC\_EC ((uint32\_t)0x00000100)
   Excessive Collision: transmission aborted after 16 collisions
- #define: ETH\_DMATXDESC\_VF ((uint32\_t)0x00000080)
   VLAN Frame
- #define: ETH\_DMATXDESC\_CC ((uint32\_t)0x00000078)
   Collision Count
- #define: ETH\_DMATXDESC\_ED ((uint32\_t)0x00000004)
   Excessive Deferral
- #define: ETH\_DMATXDESC\_UF ((uint32\_t)0x00000002)
   Underflow Error: late data arrival from the memory
- #define: ETH\_DMATXDESC\_DB ((uint32\_t)0x00000001)
   Deferred Bit
- #define: ETH\_DMATXDESC\_TBS2 ((uint32\_t)0x1FFF0000)
   Transmit Buffer2 Size
- #define: ETH\_DMATXDESC\_TBS1 ((uint32\_t)0x00001FFF)

Transmit Buffer1 Size

- #define: ETH\_DMATXDESC\_B1AP ((uint32\_t)0xFFFFFFF)

  Buffer1 Address Pointer
- #define: ETH\_DMATXDESC\_B2AP ((uint32\_t)0xFFFFFFF)
   Buffer2 Address Pointer
- #define: ETH\_DMAPTPTXDESC\_TTSL ((uint32\_t)0xFFFFFFFF)
- #define: ETH\_DMAPTPTXDESC\_TTSH ((uint32\_t)0xFFFFFFF)

### ETH\_Carrier\_Sense

- #define: ETH\_CARRIERSENCE\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_CARRIERSENCE\_DISABLE ((uint32\_t)0x00010000)

### ETH\_Checksum\_Mode

- #define: ETH\_CHECKSUM\_BY\_HARDWARE ((uint32\_t)0x00000000)
- #define: ETH\_CHECKSUM\_BY\_SOFTWARE ((uint32\_t)0x00000001)

### ETH\_Checksum\_Offload

- #define: ETH\_CHECKSUMOFFLAOD\_ENABLE ((uint32\_t)0x00000400)
- #define: ETH\_CHECKSUMOFFLAOD\_DISABLE ((uint32\_t)0x00000000)

## ETH\_Deferral\_Check

- #define: ETH\_DEFFERRALCHECK\_ENABLE ((uint32\_t)0x00000010)
- #define: ETH\_DEFFERRALCHECK\_DISABLE ((uint32\_t)0x00000000)

# ETH\_Destination\_Addr\_Filter

- #define: ETH\_DESTINATIONADDRFILTER\_NORMAL ((uint32\_t)0x00000000)
- #define: ETH\_DESTINATIONADDRFILTER\_INVERSE ((uint32\_t)0x00000008)

#### ETH DMA Arbitration

- #define: ETH\_DMAARBITRATION\_ROUNDROBIN\_RXTX\_1\_1 ((uint32\_t)0x00000000)
- #define: ETH\_DMAARBITRATION\_ROUNDROBIN\_RXTX\_2\_1 ((uint32\_t)0x00004000)
- #define: ETH\_DMAARBITRATION\_ROUNDROBIN\_RXTX\_3\_1 ((uint32\_t)0x00008000)
- #define: ETH\_DMAARBITRATION\_ROUNDROBIN\_RXTX\_4\_1 ((uint32\_t)0x0000C000)
- #define: ETH\_DMAARBITRATION\_RXPRIORTX ((uint32\_t)0x00000002)

## ETH\_DMA\_Enhanced\_descriptor\_format

- #define: ETH\_DMAENHANCEDDESCRIPTOR\_ENABLE ((uint32\_t)0x00000080)
- #define: ETH\_DMAENHANCEDDESCRIPTOR\_DISABLE ((uint32\_t)0x00000000)

### ETH\_DMA\_Flags

- #define: ETH\_DMA\_FLAG\_TST ((uint32\_t)0x20000000)
   Time-stamp trigger interrupt (on DMA)
- #define: ETH\_DMA\_FLAG\_PMT ((uint32\_t)0x10000000)
   PMT interrupt (on DMA)
- #define: ETH\_DMA\_FLAG\_MMC ((uint32\_t)0x08000000)
   MMC interrupt (on DMA)
- #define: ETH\_DMA\_FLAG\_DATATRANSFERERROR ((uint32\_t)0x00800000)

  Error bits 0-Rx DMA, 1-Tx DMA
- #define: ETH\_DMA\_FLAG\_READWRITEERROR ((uint32\_t)0x01000000)

  Error bits 0-write trnsf, 1-read transfr
- #define: ETH\_DMA\_FLAG\_ACCESSERROR ((uint32\_t)0x02000000)

  Error bits 0-data buffer, 1-desc. access
- #define: ETH\_DMA\_FLAG\_NIS ((uint32\_t)0x00010000)
   Normal interrupt summary flag
- #define: ETH\_DMA\_FLAG\_AIS ((uint32\_t)0x00008000)
   Abnormal interrupt summary flag
- #define: ETH\_DMA\_FLAG\_ER ((uint32\_t)0x00004000)
   Early receive flag
- #define: ETH\_DMA\_FLAG\_FBE ((uint32\_t)0x00002000)
   Fatal bus error flag
- #define: ETH\_DMA\_FLAG\_ET ((uint32\_t)0x00000400)
   Early transmit flag

- #define: ETH\_DMA\_FLAG\_RWT ((uint32\_t)0x00000200)
   Receive watchdog timeout flag
- #define: ETH\_DMA\_FLAG\_RPS ((uint32\_t)0x00000100)
   Receive process stopped flag
- #define: ETH\_DMA\_FLAG\_RBU ((uint32\_t)0x00000080)
   Receive buffer unavailable flag
- #define: ETH\_DMA\_FLAG\_R ((uint32\_t)0x00000040)
   Receive flag
- #define: ETH\_DMA\_FLAG\_TU ((uint32\_t)0x00000020)
   Underflow flag
- #define: ETH\_DMA\_FLAG\_RO ((uint32\_t)0x00000010)
   Overflow flag
- #define: ETH\_DMA\_FLAG\_TJT ((uint32\_t)0x00000008)
   Transmit jabber timeout flag
- #define: ETH\_DMA\_FLAG\_TBU ((uint32\_t)0x00000004)
   Transmit buffer unavailable flag
- #define: ETH\_DMA\_FLAG\_TPS ((uint32\_t)0x00000002)

  Transmit process stopped flag
- #define: ETH\_DMA\_FLAG\_T ((uint32\_t)0x00000001)
   Transmit flag

### ETH\_DMA\_Interrupts

- #define: ETH\_DMA\_IT\_TST ((uint32\_t)0x20000000)
   Time-stamp trigger interrupt (on DMA)
- #define: ETH\_DMA\_IT\_PMT ((uint32\_t)0x10000000)
   PMT interrupt (on DMA)



- #define: ETH\_DMA\_IT\_MMC ((uint32\_t)0x08000000)
   MMC interrupt (on DMA)
- #define: ETH\_DMA\_IT\_NIS ((uint32\_t)0x00010000)
   Normal interrupt summary
- #define: ETH\_DMA\_IT\_AIS ((uint32\_t)0x00008000)
   Abnormal interrupt summary
- #define: ETH\_DMA\_IT\_ER ((uint32\_t)0x00004000)
   Early receive interrupt
- #define: ETH\_DMA\_IT\_FBE ((uint32\_t)0x00002000)
   Fatal bus error interrupt
- #define: ETH\_DMA\_IT\_ET ((uint32\_t)0x00000400)
   Early transmit interrupt
- #define: ETH\_DMA\_IT\_RWT ((uint32\_t)0x00000200)
   Receive watchdog timeout interrupt
- #define: ETH\_DMA\_IT\_RPS ((uint32\_t)0x00000100)
   Receive process stopped interrupt
- #define: *ETH\_DMA\_IT\_RBU* ((uint32\_t)0x00000080)

  Receive buffer unavailable interrupt
- #define: ETH\_DMA\_IT\_R ((uint32\_t)0x00000040)
   Receive interrupt
- #define: ETH\_DMA\_IT\_TU ((uint32\_t)0x00000020)
   Underflow interrupt
- #define: ETH\_DMA\_IT\_RO ((uint32\_t)0x00000010)
   Overflow interrupt

#define: ETH\_DMA\_IT\_TJT ((uint32\_t)0x00000008)

Transmit jabber timeout interrupt

#define: ETH\_DMA\_IT\_TBU ((uint32\_t)0x00000004)

Transmit buffer unavailable interrupt

• #define: ETH\_DMA\_IT\_TPS ((uint32\_t)0x00000002)

Transmit process stopped interrupt

• #define: *ETH\_DMA\_IT\_T* ((uint32\_t)0x00000001)

Transmit interrupt

#### ETH DMA overflow

#define: ETH\_DMA\_OVERFLOW\_RXFIFOCOUNTER ((uint32\_t)0x10000000)

Overflow bit for FIFO overflow counter

 #define: ETH\_DMA\_OVERFLOW\_MISSEDFRAMECOUNTER ((uint32\_t)0x00010000)

Overflow bit for missed frame counter

# ETH\_DMA\_receive\_process\_state\_

- #define: ETH\_DMA\_RECEIVEPROCESS\_STOPPED ((uint32\_t)0x00000000)
   Stopped Reset or Stop Rx Command issued
- #define: ETH\_DMA\_RECEIVEPROCESS\_FETCHING ((uint32\_t)0x00020000)
   Running fetching the Rx descriptor
- #define: ETH\_DMA\_RECEIVEPROCESS\_WAITING ((uint32\_t)0x00060000)

  Running waiting for packet
- #define: ETH\_DMA\_RECEIVEPROCESS\_SUSPENDED ((uint32\_t)0x00080000)
   Suspended Rx Descriptor unavailable
- #define: ETH\_DMA\_RECEIVEPROCESS\_CLOSING ((uint32\_t)0x000A0000)
  Running closing descriptor



• #define: ETH\_DMA\_RECEIVEPROCESS\_QUEUING ((uint32\_t)0x000E0000)

Running - queuing the receive frame into host memory

### ETH\_DMA\_Rx\_descriptor

#define: ETH\_DMARXDESC\_OWN ((uint32\_t)0x80000000)

OWN bit: descriptor is owned by DMA engine

#define: ETH\_DMARXDESC\_AFM ((uint32\_t)0x40000000)

DA Filter Fail for the rx frame

#define: ETH\_DMARXDESC\_FL ((uint32\_t)0x3FFF0000)

Receive descriptor frame length

• #define: *ETH\_DMARXDESC\_ES* ((uint32\_t)0x00008000)

Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE

#define: ETH\_DMARXDESC\_DE ((uint32\_t)0x00004000)

Descriptor error: no more descriptors for receive frame

#define: ETH\_DMARXDESC\_SAF ((uint32\_t)0x00002000)

SA Filter Fail for the received frame

• #define: *ETH\_DMARXDESC\_LE* ((uint32\_t)0x00001000)

Frame size not matching with length field

#define: ETH\_DMARXDESC\_OE ((uint32\_t)0x00000800)

Overflow Error: Frame was damaged due to buffer overflow

#define: ETH\_DMARXDESC\_VLAN ((uint32\_t)0x00000400)

VLAN Tag: received frame is a VLAN frame

#define: ETH\_DMARXDESC\_FS ((uint32\_t)0x00000200)

First descriptor of the frame

#define: ETH\_DMARXDESC\_LS ((uint32\_t)0x00000100)

Last descriptor of the frame

#define: ETH\_DMARXDESC\_IPV4HCE ((uint32\_t)0x00000080)

IPC Checksum Error: Rx Ipv4 header checksum error

• #define: *ETH\_DMARXDESC\_LC* ((uint32\_t)0x00000040)

Late collision occurred during reception

#define: ETH\_DMARXDESC\_FT ((uint32\_t)0x00000020)

Frame type - Ethernet, otherwise 802.3

#define: ETH\_DMARXDESC\_RWT ((uint32\_t)0x00000010)

Receive Watchdog Timeout: watchdog timer expired during reception

#define: ETH\_DMARXDESC\_RE ((uint32\_t)0x00000008)

Receive error: error reported by MII interface

#define: ETH\_DMARXDESC\_DBE ((uint32\_t)0x00000004)

Dribble bit error: frame contains non int multiple of 8 bits

#define: ETH\_DMARXDESC\_CE ((uint32\_t)0x00000002)

CRC error

#define: ETH\_DMARXDESC\_MAMPCE ((uint32\_t)0x00000001)

Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error

• #define: **ETH\_DMARXDESC\_DIC** ((uint32\_t)0x80000000)

Disable Interrupt on Completion

#define: ETH\_DMARXDESC\_RBS2 ((uint32\_t)0x1FFF0000)

Receive Buffer2 Size

#define: ETH\_DMARXDESC\_RER ((uint32\_t)0x00008000)

Receive End of Ring

#define: ETH\_DMARXDESC\_RCH ((uint32\_t)0x00004000)

Second Address Chained



- #define: ETH\_DMARXDESC\_RBS1 ((uint32\_t)0x00001FFF)

  Receive Buffer1 Size
- #define: ETH\_DMARXDESC\_B1AP ((uint32\_t)0xFFFFFFFF)
   Buffer1 Address Pointer
- #define: ETH\_DMARXDESC\_B2AP ((uint32\_t)0xFFFFFFF)
   Buffer2 Address Pointer
- #define: ETH\_DMAPTPRXDESC\_PTPV ((uint32\_t)0x00002000)
- #define: ETH\_DMAPTPRXDESC\_PTPFT ((uint32\_t)0x00001000)
- #define: ETH\_DMAPTPRXDESC\_PTPMT ((uint32\_t)0x00000F00)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_SYNC ((uint32\_t)0x00000100)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_FOLLOWUP ((uint32\_t)0x00000200)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_DELAYREQ ((uint32\_t)0x00000300)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_DELAYRESP ((uint32\_t)0x00000400)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_PDELAYREQ\_ANNOUNCE ((uint32\_t)0x00000500)
- #define: ETH\_DMAPTPRXDESC\_PTPMT\_PDELAYRESP\_MANAG ((uint32\_t)0x00000600)

- #define: ETH\_DMAPTPRXDESC\_PTPMT\_PDELAYRESPFOLLOWUP\_SIGNAL ((uint32\_t)0x00000700)
- #define: ETH\_DMAPTPRXDESC\_IPV6PR ((uint32\_t)0x00000080)
- #define: ETH\_DMAPTPRXDESC\_IPV4PR ((uint32\_t)0x00000040)
- #define: ETH\_DMAPTPRXDESC\_IPCB ((uint32\_t)0x00000020)
- #define: ETH\_DMAPTPRXDESC\_IPPE ((uint32\_t)0x00000010)
- #define: ETH\_DMAPTPRXDESC\_IPHE ((uint32\_t)0x00000008)
- #define: ETH\_DMAPTPRXDESC\_IPPT ((uint32\_t)0x00000007)
- #define: ETH\_DMAPTPRXDESC\_IPPT\_UDP ((uint32\_t)0x00000001)
- #define: ETH\_DMAPTPRXDESC\_IPPT\_TCP ((uint32\_t)0x00000002)
- #define: ETH\_DMAPTPRXDESC\_IPPT\_ICMP ((uint32\_t)0x00000003)
- #define: ETH DMAPTPRXDESC RTSL ((uint32 t)0xFFFFFFF)
- #define: ETH\_DMAPTPRXDESC\_RTSH ((uint32\_t)0xFFFFFFF)

### ETH\_DMA\_Rx\_descriptor\_buffers\_

- #define: ETH\_DMARXDESC\_BUFFER1 ((uint32\_t)0x00000000)
   DMA Rx Desc Buffer1
- #define: ETH\_DMARXDESC\_BUFFER2 ((uint32\_t)0x00000001)
   DMA Rx Desc Buffer2
- #define: ETH\_DMATXDESC\_COLLISION\_COUNTSHIFT ((uint32\_t)3)
- #define: ETH\_DMATXDESC\_BUFFER2\_SIZESHIFT ((uint32\_t)16)
- #define: ETH\_DMARXDESC\_FRAME\_LENGTHSHIFT ((uint32\_t)16)
- #define: ETH\_DMARXDESC\_BUFFER2\_SIZESHIFT ((uint32\_t)16)
- #define: ETH\_DMARXDESC\_FRAMELENGTHSHIFT ((uint32\_t)16)

## ETH\_DMA\_transmit\_process\_state\_

- #define: ETH\_DMA\_TRANSMITPROCESS\_STOPPED ((uint32\_t)0x00000000)
   Stopped Reset or Stop Tx Command issued
- #define: *ETH\_DMA\_TRANSMITPROCESS\_FETCHING* ((uint32\_t)0x00100000)

  Running fetching the Tx descriptor
- #define: *ETH\_DMA\_TRANSMITPROCESS\_WAITING* ((uint32\_t)0x00200000)

  Running waiting for status
- #define: ETH\_DMA\_TRANSMITPROCESS\_READING ((uint32\_t)0x00300000)

  Running reading the data from host memory

292/865 DocID025834 Rev 1

- #define: ETH\_DMA\_TRANSMITPROCESS\_SUSPENDED ((uint32\_t)0x00600000)
   Suspended Tx Descriptor unavailable
- #define: ETH\_DMA\_TRANSMITPROCESS\_CLOSING ((uint32\_t)0x00700000)
   Running closing Rx descriptor

#### ETH\_DMA\_Tx\_descriptor\_Checksum\_Insertion\_Control

- #define: ETH\_DMATXDESC\_CHECKSUMBYPASS ((uint32\_t)0x00000000)
   Checksum engine bypass
- #define: ETH\_DMATXDESC\_CHECKSUMIPV4HEADER ((uint32\_t)0x00400000)
   IPv4 header checksum insertion
- #define: ETH\_DMATXDESC\_CHECKSUMTCPUDPICMPSEGMENT ((uint32\_t)0x00800000)

TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present

 #define: ETH\_DMATXDESC\_CHECKSUMTCPUDPICMPFULL ((uint32\_t)0x00C00000)

TCP/UDP/ICMP checksum fully in hardware including pseudo header

### ETH\_DMA\_Tx\_descriptor\_segment

- #define: ETH\_DMATXDESC\_LASTSEGMENTS ((uint32\_t)0x40000000)
   Last Segment
- #define: ETH\_DMATXDESC\_FIRSTSEGMENT ((uint32\_t)0x20000000)
  First Segment

## ETH\_Drop\_TCP\_IP\_Checksum\_Error\_Frame

- #define: ETH\_DROPTCPIPCHECKSUMERRORFRAME\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_DROPTCPIPCHECKSUMERRORFRAME\_DISABLE ((uint32\_t)0x04000000)

### ETH Duplex Mode

- #define: ETH\_MODE\_FULLDUPLEX ((uint32\_t)0x00000800)
- #define: ETH\_MODE\_HALFDUPLEX ((uint32\_t)0x00000000)

#### ETH Fixed Burst

- #define: ETH\_FIXEDBURST\_ENABLE ((uint32\_t)0x00010000)
- #define: ETH\_FIXEDBURST\_DISABLE ((uint32\_t)0x00000000)

#### ETH\_Flush\_Received\_Frame

- #define: ETH\_FLUSHRECEIVEDFRAME\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_FLUSHRECEIVEDFRAME\_DISABLE ((uint32\_t)0x01000000)

### ETH\_Forward\_Error\_Frames

- #define: ETH\_FORWARDERRORFRAMES\_ENABLE ((uint32\_t)0x00000080)
- #define: ETH\_FORWARDERRORFRAMES\_DISABLE ((uint32\_t)0x00000000)

### ETH\_Forward\_Undersized\_Good\_Frames

- #define: ETH\_FORWARDUNDERSIZEDGOODFRAMES\_ENABLE ((uint32\_t)0x00000040)
- #define: ETH\_FORWARDUNDERSIZEDGOODFRAMES\_DISABLE ((uint32\_t)0x00000000)

### ETH\_Inter\_Frame\_Gap

- #define: ETH\_INTERFRAMEGAP\_96BIT ((uint32\_t)0x00000000)
  minimum IFG between frames during transmission is 96Bit
- #define: *ETH\_INTERFRAMEGAP\_88BIT* ((uint32\_t)0x00020000) minimum IFG between frames during transmission is 88Bit
- #define: ETH\_INTERFRAMEGAP\_80BIT ((uint32\_t)0x00040000)
  minimum IFG between frames during transmission is 80Bit
- #define: ETH\_INTERFRAMEGAP\_72BIT ((uint32\_t)0x00060000)
   minimum IFG between frames during transmission is 72Bit
- #define: *ETH\_INTERFRAMEGAP\_64BIT* ((uint32\_t)0x00080000) minimum IFG between frames during transmission is 64Bit
- #define: ETH\_INTERFRAMEGAP\_56BIT ((uint32\_t)0x000A0000)
  minimum IFG between frames during transmission is 56Bit
- #define: ETH\_INTERFRAMEGAP\_48BIT ((uint32\_t)0x000C0000)
  minimum IFG between frames during transmission is 48Bit
- #define: *ETH\_INTERFRAMEGAP\_40BIT* ((uint32\_t)0x000E0000) minimum IFG between frames during transmission is 40Bit

#### ETH\_Jabber

- #define: ETH\_JABBER\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_JABBER\_DISABLE ((uint32\_t)0x00400000)

### ETH\_Loop\_Back\_Mode

• #define: ETH\_LOOPBACKMODE\_ENABLE ((uint32\_t)0x00001000)

#define: ETH\_LOOPBACKMODE\_DISABLE ((uint32\_t)0x00000000)

### ETH\_MAC\_addresses

- #define: *ETH\_MAC\_ADDRESS0* ((uint32\_t)0x00000000)
- #define: *ETH\_MAC\_ADDRESS1* ((uint32\_t)0x00000008)
- #define: *ETH\_MAC\_ADDRESS2* ((uint32\_t)0x00000010)
- #define: *ETH\_MAC\_ADDRESS3* ((uint32\_t)0x00000018)

#### ETH\_MAC\_addresses\_filter\_Mask\_bytes

- #define: ETH\_MAC\_ADDRESSMASK\_BYTE6 ((uint32\_t)0x20000000)
   Mask MAC Address high reg bits [15:8]
- #define: ETH\_MAC\_ADDRESSMASK\_BYTE5 ((uint32\_t)0x10000000)

  Mask MAC Address high reg bits [7:0]
- #define: ETH\_MAC\_ADDRESSMASK\_BYTE4 ((uint32\_t)0x08000000)
   Mask MAC Address low reg bits [31:24]
- #define: ETH\_MAC\_ADDRESSMASK\_BYTE3 ((uint32\_t)0x04000000)

  Mask MAC Address low reg bits [23:16]
- #define: ETH\_MAC\_ADDRESSMASK\_BYTE2 ((uint32\_t)0x02000000)

  Mask MAC Address low reg bits [15:8]
- #define: ETH\_MAC\_ADDRESSMASK\_BYTE1 ((uint32\_t)0x01000000)

  Mask MAC Address low reg bits [70]

ETH\_MAC\_addresses\_filter\_SA\_DA\_filed\_of\_received\_frames

- #define: ETH\_MAC\_ADDRESSFILTER\_SA ((uint32\_t)0x00000000)
- #define: ETH\_MAC\_ADDRESSFILTER\_DA ((uint32\_t)0x00000008)

## ETH\_MAC\_Debug\_flags

- #define: ETH\_MAC\_TXFIFO\_FULL ((uint32\_t)0x02000000)
- #define: ETH\_MAC\_TXFIFONOT\_EMPTY ((uint32\_t)0x01000000)
- #define: ETH\_MAC\_TXFIFO\_WRITE\_ACTIVE ((uint32\_t)0x00400000)
- #define: ETH\_MAC\_TXFIFO\_IDLE ((uint32\_t)0x00000000)
- #define: ETH\_MAC\_TXFIFO\_READ ((uint32\_t)0x00100000)
- #define: ETH\_MAC\_TXFIFO\_WAITING ((uint32\_t)0x00200000)
- #define: ETH\_MAC\_TXFIFO\_WRITING ((uint32\_t)0x00300000)
- #define: ETH\_MAC\_TRANSMISSION\_PAUSE ((uint32\_t)0x00080000)
- #define: ETH\_MAC\_TRANSMITFRAMECONTROLLER\_IDLE ((uint32\_t)0x00000000)
- #define: ETH\_MAC\_TRANSMITFRAMECONTROLLER\_WAITING ((uint32\_t)0x00020000)

- #define: ETH\_MAC\_TRANSMITFRAMECONTROLLER\_GENRATING\_PCF ((uint32\_t)0x00040000)
- #define: ETH\_MAC\_TRANSMITFRAMECONTROLLER\_TRANSFERRING ((uint32\_t)0x00060000)
- #define: ETH\_MAC\_MII\_TRANSMIT\_ACTIVE ((uint32\_t)0x00010000)
- #define: ETH\_MAC\_RXFIFO\_EMPTY ((uint32\_t)0x00000000)
- #define: ETH\_MAC\_RXFIFO\_BELOW\_THRESHOLD ((uint32\_t)0x00000100)
- #define: ETH\_MAC\_RXFIFO\_ABOVE\_THRESHOLD ((uint32\_t)0x00000200)
- #define: ETH\_MAC\_RXFIFO\_FULL ((uint32\_t)0x00000300)
- #define: ETH\_MAC\_READCONTROLLER\_IDLE ((uint32\_t)0x00000060)
- #define: ETH\_MAC\_READCONTROLLER\_READING\_DATA ((uint32\_t)0x00000060)
- #define: ETH\_MAC\_READCONTROLLER\_READING\_STATUS ((uint32\_t)0x00000060)
- #define: ETH\_MAC\_READCONTROLLER\_ FLUSHING ((uint32\_t)0x00000060)

- #define: ETH\_MAC\_RXFIFO\_WRITE\_ACTIVE ((uint32\_t)0x00000010)
- #define: ETH\_MAC\_SMALL\_FIFO\_NOTACTIVE ((uint32\_t)0x000000000)
- #define: ETH\_MAC\_SMALL\_FIFO\_READ\_ACTIVE ((uint32\_t)0x00000002)
- #define: ETH\_MAC\_SMALL\_FIFO\_WRITE\_ACTIVE ((uint32\_t)0x00000004)
- #define: ETH\_MAC\_SMALL\_FIFO\_RW\_ACTIVE ((uint32\_t)0x00000006)
- #define: ETH\_MAC\_MII\_RECEIVE\_PROTOCOL\_AVTIVE ((uint32\_t)0x00000001)

### ETH\_MAC\_Flags

- #define: ETH\_MAC\_FLAG\_TST ((uint32\_t)0x00000200)
  Time stamp trigger flag (on MAC)
- #define: ETH\_MAC\_FLAG\_MMCT ((uint32\_t)0x00000040)
   MMC transmit flag
- #define: ETH\_MAC\_FLAG\_MMCR ((uint32\_t)0x00000020)
   MMC receive flag
- #define: ETH\_MAC\_FLAG\_MMC ((uint32\_t)0x00000010)
   MMC flag (on MAC)
- #define: ETH\_MAC\_FLAG\_PMT ((uint32\_t)0x00000008)
   PMT flag (on MAC)

### ETH\_MAC\_Interrupts

47/

• #define: ETH\_MAC\_IT\_TST ((uint32\_t)0x00000200)

Time stamp trigger interrupt (on MAC)

- #define: ETH\_MAC\_IT\_MMCT ((uint32\_t)0x00000040)
   MMC transmit interrupt
- #define: ETH\_MAC\_IT\_MMCR ((uint32\_t)0x00000020)
   MMC receive interrupt
- #define: ETH\_MAC\_IT\_MMC ((uint32\_t)0x00000010)
   MMC interrupt (on MAC)
- #define: ETH\_MAC\_IT\_PMT ((uint32\_t)0x00000008)
   PMT interrupt (on MAC)

## ETH\_Media\_Interface

- #define: ETH\_MEDIA\_INTERFACE\_MII ((uint32\_t)0x00000000)
- #define: ETH\_MEDIA\_INTERFACE\_RMII ((uint32\_t)SYSCFG\_PMC\_MII\_RMII\_SEL)

### ETH\_MMC\_Registers

- #define: ETH\_MMCCR ((uint32\_t)0x00000100)
   MMC CR register
- #define: ETH\_MMCRIR ((uint32\_t)0x00000104)
   MMC RIR register
- #define: ETH\_MMCTIR ((uint32\_t)0x00000108)
   MMC TIR register
- #define: ETH\_MMCRIMR ((uint32\_t)0x0000010C)
   MMC RIMR register
- #define: **ETH\_MMCTIMR** ((uint32\_t)0x00000110)

MMC TIMR register

- #define: ETH\_MMCTGFSCCR ((uint32\_t)0x0000014C)
   MMC TGFSCCR register
- #define: ETH\_MMCTGFMSCCR ((uint32\_t)0x00000150)
   MMC TGFMSCCR register
- #define: ETH\_MMCTGFCR ((uint32\_t)0x00000168)
   MMC TGFCR register
- #define: ETH\_MMCRFCECR ((uint32\_t)0x00000194)
   MMC RFCECR register
- #define: ETH\_MMCRFAECR ((uint32\_t)0x00000198)
   MMC RFAECR register
- #define: ETH\_MMCRGUFCR ((uint32\_t)0x000001C4)
   MMC RGUFCR register

#### ETH\_MMC\_Rx\_Interrupts

- #define: ETH\_MMC\_IT\_RGUF ((uint32\_t)0x10020000)
   When Rx good unicast frames counter reaches half the maximum value
- #define: ETH\_MMC\_IT\_RFAE ((uint32\_t)0x10000040)

  When Rx alignment error counter reaches half the maximum value
- #define: ETH\_MMC\_IT\_RFCE ((uint32\_t)0x10000020)
   When Rx crc error counter reaches half the maximum value

### ETH\_MMC\_Tx\_Interrupts

- #define: ETH\_MMC\_IT\_TGF ((uint32\_t)0x00200000)
   When Tx good frame counter reaches half the maximum value
- #define: *ETH\_MMC\_IT\_TGFMSC* ((uint32\_t)0x00008000)

  When Tx good multi col counter reaches half the maximum value

• #define: *ETH\_MMC\_IT\_TGFSC ((uint32\_t)0x00004000)* 

When Tx good single col counter reaches half the maximum value

#### ETH Multicast Frames Filter

- #define: ETH\_MULTICASTFRAMESFILTER\_PERFECTHASHTABLE ((uint32\_t)0x00000404)
- #define: ETH\_MULTICASTFRAMESFILTER\_HASHTABLE ((uint32\_t)0x00000004)
- #define: ETH\_MULTICASTFRAMESFILTER\_PERFECT ((uint32\_t)0x00000000)
- #define: ETH\_MULTICASTFRAMESFILTER\_NONE ((uint32\_t)0x00000010)

#### ETH\_Pass\_Control\_Frames

- #define: *ETH\_PASSCONTROLFRAMES\_BLOCKALL* ((uint32\_t)0x00000040)

  MAC filters all control frames from reaching the application
- #define: ETH\_PASSCONTROLFRAMES\_FORWARDALL ((uint32\_t)0x00000080)

  MAC forwards all control frames to application even if they fail the Address Filter
- #define: ETH\_PASSCONTROLFRAMES\_FORWARDPASSEDADDRFILTER ((uint32\_t)0x000000C0)

MAC forwards control frames that pass the Address Filter.

## ETH\_Pause\_Low\_Threshold

- #define: ETH\_PAUSELOWTHRESHOLD\_MINUS4 ((uint32\_t)0x00000000)
   Pause time minus 4 slot times
- #define: ETH\_PAUSELOWTHRESHOLD\_MINUS28 ((uint32\_t)0x00000010)
   Pause time minus 28 slot times
- #define: ETH\_PAUSELOWTHRESHOLD\_MINUS144 ((uint32\_t)0x00000020)

Pause time minus 144 slot times

#define: ETH\_PAUSELOWTHRESHOLD\_MINUS256 ((uint32\_t)0x00000030)

Pause time minus 256 slot times

### ETH\_PMT\_Flags

- #define: ETH\_PMT\_FLAG\_WUFFRPR ((uint32\_t)0x80000000)
- Wake-Up Frame Filter Register Pointer Reset
- #define: *ETH\_PMT\_FLAG\_WUFR* ((uint32\_t)0x00000040)

Wake-Up Frame Received

• #define: *ETH\_PMT\_FLAG\_MPR* ((uint32\_t)0x00000020)

Magic Packet Received

#### ETH\_Promiscuous\_Mode

- #define: ETH\_PROMISCIOUSMODE\_ENABLE ((uint32\_t)0x00000001)
- #define: ETH\_PROMISCIOUSMODE\_DISABLE ((uint32\_t)0x00000000)

# ETH\_Receive\_All

- #define: ETH\_RECEIVEALL\_ENABLE ((uint32\_t)0x80000000)
- #define: ETH RECEIVEAII DISABLE ((uint32 t)0x00000000)

### ETH\_Receive\_Flow\_Control

- #define: ETH\_RECEIVEFLOWCONTROL\_ENABLE ((uint32\_t)0x00000004)
- #define: ETH\_RECEIVEFLOWCONTROL\_DISABLE ((uint32\_t)0x00000000)

#### ETH Receive Own

- #define: ETH\_RECEIVEOWN\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_RECEIVEOWN\_DISABLE ((uint32\_t)0x00002000)

#### ETH Receive Store Forward

- #define: ETH\_RECEIVESTOREFORWARD\_ENABLE ((uint32\_t)0x02000000)
- #define: ETH\_RECEIVESTOREFORWARD\_DISABLE ((uint32\_t)0x00000000)

#### ETH\_Receive\_Threshold\_Control

 #define: ETH\_RECEIVEDTHRESHOLDCONTROL\_64BYTES ((uint32\_t)0x00000000)

threshold level of the MTL Receive FIFO is 64 Bytes

 #define: ETH\_RECEIVEDTHRESHOLDCONTROL\_32BYTES ((uint32\_t)0x00000008)

threshold level of the MTL Receive FIFO is 32 Bytes

 #define: ETH\_RECEIVEDTHRESHOLDCONTROL\_96BYTES ((uint32\_t)0x00000010)

threshold level of the MTL Receive FIFO is 96 Bytes

 #define: ETH\_RECEIVEDTHRESHOLDCONTROL\_128BYTES ((uint32\_t)0x00000018)

threshold level of the MTL Receive FIFO is 128 Bytes

### ETH\_Retry\_Transmission

- #define: ETH\_RETRYTRANSMISSION\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_RETRYTRANSMISSION\_DISABLE ((uint32\_t)0x00000200)

### ETH Rx DMA Burst Length

- #define: ETH\_RXDMABURSTLENGTH\_1BEAT ((uint32\_t)0x00020000)
   maximum number of beats to be transferred in one RxDMA transaction is 1
- #define: ETH\_RXDMABURSTLENGTH\_2BEAT ((uint32\_t)0x00040000)
  maximum number of beats to be transferred in one RxDMA transaction is 2
- #define: ETH\_RXDMABURSTLENGTH\_4BEAT ((uint32\_t)0x00080000)
  maximum number of beats to be transferred in one RxDMA transaction is 4
- #define: ETH\_RXDMABURSTLENGTH\_8BEAT ((uint32\_t)0x00100000)
  maximum number of beats to be transferred in one RxDMA transaction is 8
- #define: ETH\_RXDMABURSTLENGTH\_16BEAT ((uint32\_t)0x00200000)
  maximum number of beats to be transferred in one RxDMA transaction is 16
- #define: ETH\_RXDMABURSTLENGTH\_32BEAT ((uint32\_t)0x00400000)
   maximum number of beats to be transferred in one RxDMA transaction is 32
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_4BEAT ((uint32\_t)0x01020000)
   maximum number of beats to be transferred in one RxDMA transaction is 4
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_8BEAT ((uint32\_t)0x01040000)
  maximum number of beats to be transferred in one RxDMA transaction is 8
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_16BEAT ((uint32\_t)0x01080000)
   maximum number of beats to be transferred in one RxDMA transaction is 16
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_32BEAT ((uint32\_t)0x01100000)
   maximum number of beats to be transferred in one RxDMA transaction is 32
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_64BEAT ((uint32\_t)0x01200000)
   maximum number of beats to be transferred in one RxDMA transaction is 64
- #define: ETH\_RXDMABURSTLENGTH\_4XPBL\_128BEAT ((uint32\_t)0x01400000)
  maximum number of beats to be transferred in one RxDMA transaction is 128



#### ETH\_Rx\_Mode

- #define: ETH\_RXPOLLING\_MODE ((uint32\_t)0x00000000)
- #define: ETH\_RXINTERRUPT\_MODE ((uint32\_t)0x00000001)

### ETH\_Second\_Frame\_Operate

- #define: ETH\_SECONDFRAMEOPERARTE\_ENABLE ((uint32\_t)0x00000004)
- #define: ETH\_SECONDFRAMEOPERARTE\_DISABLE ((uint32\_t)0x00000000)

## ETH\_Source\_Addr\_Filter

- #define: ETH\_SOURCEADDRFILTER\_NORMAL\_ENABLE ((uint32\_t)0x00000200)
- #define: ETH\_SOURCEADDRFILTER\_INVERSE\_ENABLE ((uint32\_t)0x00000300)
- #define: ETH\_SOURCEADDRFILTER\_DISABLE ((uint32\_t)0x00000000)

## ETH\_Speed

- #define: **ETH\_SPEED\_10M** ((uint32\_t)0x00000000)
- #define: ETH\_SPEED\_100M ((uint32\_t)0x00004000)

## ETH\_Transmit\_Flow\_Control

• #define: ETH\_TRANSMITFLOWCONTROL\_ENABLE ((uint32\_t)0x00000002)

#define: ETH\_TRANSMITFLOWCONTROL\_DISABLE ((uint32\_t)0x00000000)

### ETH\_Transmit\_Store\_Forward

- #define: ETH\_TRANSMITSTOREFORWARD\_ENABLE ((uint32\_t)0x00200000)
- #define: ETH\_TRANSMITSTOREFORWARD\_DISABLE ((uint32\_t)0x000000000)

#### ETH\_Transmit\_Threshold\_Control

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_64BYTES ((uint32\_t)0x00000000)

threshold level of the MTL Transmit FIFO is 64 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_128BYTES ((uint32\_t)0x00004000)

threshold level of the MTL Transmit FIFO is 128 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_192BYTES ((uint32\_t)0x00008000)

threshold level of the MTL Transmit FIFO is 192 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_256BYTES ((uint32\_t)0x0000C000)

threshold level of the MTL Transmit FIFO is 256 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_40BYTES ((uint32\_t)0x00010000)

threshold level of the MTL Transmit FIFO is 40 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_32BYTES ((uint32\_t)0x00014000)

threshold level of the MTL Transmit FIFO is 32 Bytes

 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_24BYTES ((uint32\_t)0x00018000)

threshold level of the MTL Transmit FIFO is 24 Bytes



 #define: ETH\_TRANSMITTHRESHOLDCONTROL\_16BYTES ((uint32\_t)0x0001C000)

threshold level of the MTL Transmit FIFO is 16 Bytes

#### ETH\_Tx\_DMA\_Burst\_Length

- #define: ETH\_TXDMABURSTLENGTH\_1BEAT ((uint32\_t)0x00000100)
   maximum number of beats to be transferred in one TxDMA (or both) transaction is 1
- #define: ETH\_TXDMABURSTLENGTH\_2BEAT ((uint32\_t)0x00000200)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 2
- #define: ETH\_TXDMABURSTLENGTH\_4BEAT ((uint32\_t)0x00000400)
   maximum number of beats to be transferred in one TxDMA (or both) transaction is 4
- #define: ETH\_TXDMABURSTLENGTH\_8BEAT ((uint32\_t)0x00000800)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 8
- #define: ETH\_TXDMABURSTLENGTH\_16BEAT ((uint32\_t)0x00001000)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 16
- #define: ETH\_TXDMABURSTLENGTH\_32BEAT ((uint32\_t)0x00002000)

  maximum number of beats to be transferred in one TxDMA (or both) transaction is 32
- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_4BEAT ((uint32\_t)0x01000100)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 4
- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_8BEAT ((uint32\_t)0x01000200)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 8
- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_16BEAT ((uint32\_t)0x01000400)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 16
- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_32BEAT ((uint32\_t)0x01000800)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 32
- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_64BEAT ((uint32\_t)0x01001000)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 64

308/865 DocID025834 Rev 1

- #define: ETH\_TXDMABURSTLENGTH\_4XPBL\_128BEAT ((uint32\_t)0x01002000)
  maximum number of beats to be transferred in one TxDMA (or both) transaction is 128
- #define: ETH\_MAC\_ADDR\_HBASE (uint32\_t)(ETH\_MAC\_BASE + (uint32\_t)0x40)
- #define: ETH\_MAC\_ADDR\_LBASE (uint32\_t)(ETH\_MAC\_BASE + (uint32\_t)0x44)
- #define: MACMIIAR\_CR\_MASK ((uint32\_t)0xFFFFFE3)
- #define: MACCR\_CLEAR\_MASK ((uint32\_t)0xFF20810F)
- #define: MACFCR\_CLEAR\_MASK ((uint32\_t)0x0000FF41)
- #define: DMAOMR\_CLEAR\_MASK ((uint32\_t)0xF8DE3F23)
- #define: ETH\_WAKEUP\_REGISTER\_LENGTH 8
- #define: ETH\_DMA\_RX\_OVERFLOW\_MISSEDFRAMES\_COUNTERSHIFT 17

#### ETH\_Unicast\_Frames\_Filter

- #define: ETH\_UNICASTFRAMESFILTER\_PERFECTHASHTABLE ((uint32\_t)0x00000402)
- #define: ETH UNICASTFRAMESFILTER HASHTABLE ((uint32 t)0x00000002)
- #define: ETH\_UNICASTFRAMESFILTER\_PERFECT ((uint32\_t)0x000000000)

## ETH\_Unicast\_Pause\_Frame\_Detect

- #define: ETH\_UNICASTPAUSEFRAMEDETECT\_ENABLE ((uint32\_t)0x00000008)
- #define: ETH\_UNICASTPAUSEFRAMEDETECT\_DISABLE ((uint32\_t)0x00000000)

## ETH\_VLAN\_Tag\_Comparison

- #define: ETH\_VLANTAGCOMPARISON\_12BIT ((uint32\_t)0x00010000)
- #define: ETH\_VLANTAGCOMPARISON\_16BIT ((uint32\_t)0x00000000)

## ETH\_watchdog

- #define: ETH\_WATCHDOG\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_WATCHDOG\_DISABLE ((uint32\_t)0x00800000)

## ETH\_Zero\_Quanta\_Pause

- #define: ETH\_ZEROQUANTAPAUSE\_ENABLE ((uint32\_t)0x00000000)
- #define: ETH\_ZEROQUANTAPAUSE\_DISABLE ((uint32\_t)0x00000080)

# 17 HAL FLASH Generic Driver

# 17.1 FLASH Firmware driver registers structures

## 17.1.1 FLASH ProcessTypeDef

**FLASH\_ProcessTypeDef** is defined in the stm32f4xx\_hal\_flash.h **Data Fields** 

- \_\_IO FLASH\_ProcedureTypeDef ProcedureOnGoing
- \_\_IO uint32\_t NbSectorsToErase
- \_\_IO uint8\_t VoltageForErase
- \_\_IO uint32\_t Sector
- \_\_IO uint32\_t Bank
- \_\_IO uint32\_t Address
- HAL\_LockTypeDef Lock
- \_\_IO FLASH\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- \_\_IO FLASH\_ProcedureTypeDef FLASH\_ProcessTypeDef::ProcedureOnGoing
- \_\_IO uint32\_t FLASH\_ProcessTypeDef::NbSectorsToErase
- \_\_IO uint8\_t FLASH\_ProcessTypeDef::VoltageForErase
- \_\_IO uint32\_t FLASH\_ProcessTypeDef::Sector
- \_\_IO uint32\_t FLASH\_ProcessTypeDef::Bank
- \_\_IO uint32\_t FLASH\_ProcessTypeDef::Address
- HAL\_LockTypeDef FLASH\_ProcessTypeDef::Lock
- \_\_IO FLASH\_ErrorTypeDef FLASH\_ProcessTypeDef::ErrorCode

# 17.1.2 FLASH\_TypeDef

FLASH\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_t ACR
- \_\_IO uint32\_t KEYR
- \_\_IO uint32\_t OPTKEYR
- IO uint32 t SR
- \_\_IO uint32\_t CR
- \_\_IO uint32\_t OPTCR
- IO uint32 t OPTCR1

#### **Field Documentation**



- \_\_IO uint32\_t FLASH\_TypeDef::ACR
  - FLASH access control register, Address offset: 0x00
- \_\_IO uint32\_t FLASH\_TypeDef::KEYR
  - FLASH key register, Address offset: 0x04
- \_\_IO uint32\_t FLASH\_TypeDef::OPTKEYR
  - FLASH option key register, Address offset: 0x08
- \_\_IO uint32\_t FLASH\_TypeDef::SR
  - FLASH status register, Address offset: 0x0C
- \_\_IO uint32\_t FLASH\_TypeDef::CR
  - FLASH control register. Address offset: 0x10
- IO uint32 t FLASH TypeDef::OPTCR
  - FLASH option control register , Address offset: 0x14
- \_\_IO uint32\_t FLASH\_TypeDef::OPTCR1
  - FLASH option control register 1, Address offset: 0x18

# 17.2 FLASH Firmware driver API description

The following section lists the various functions of the FLASH library.

## 17.2.1 FLASH peripheral features

The Flash memory interface manages CPU AHB I-Code and D-Code accesses to the Flash memory. It implements the erase and program Flash memory operations and the read and write protection mechanisms.

The Flash memory interface accelerates code execution with a system of instruction prefetch and cache lines.

The FLASH main features are:

- Flash memory read operations
- Flash memory program/erase operations
- Read / write protections
- Prefetch on I-Code
- 64 cache lines of 128 bits on I-Code
- 8 cache lines of 128 bits on D-Code

### 17.2.2 How to use this driver

This driver provides functions and macros to configure and program the FLASH memory of all STM32F4xx devices.

- FLASH Memory IO Programming functions:
  - Lock and Unlock the FLASH interface using HAL\_FLASH\_Unlock() and HAL\_FLASH\_Lock() functions
  - Program functions: byte, half word, word and double word
  - There Two modes of programming :
    - Polling mode using HAL\_FLASH\_Program() function
    - Interrupt mode using HAL\_FLASH\_Program\_IT() function
- 2. Interrupts and flags management functions:
  - handle FLASH interrupts by calling HAL\_FLASH\_IRQHandler()
  - Wait for last FLASH operation according to its status

Get error flag status by calling HAL\_SetErrorCode()

In addition to these functions, this driver includes a set of macros allowing to handle the following operations:

- Set the latency
- Enable/Disable the prefetch buffer
- Enable/Disable the Instruction cache and the Data cache
- Reset the Instruction cache and the Data cache
- Enable/Disable the FLASH interrupts
- Monitor the FLASH flags status

# 17.2.3 Programming operation functions

This subsection provides a set of functions allowing to manage the FLASH program operations.

- HAL FLASH Program()
- HAL\_FLASH\_Program\_IT()
- HAL\_FLASH\_IRQHandler()
- HAL\_FLASH\_EndOfOperationCallback()
- HAL\_FLASH\_OperationErrorCallback()

## 17.2.4 Peripheral Control functions

This subsection provides a set of functions allowing to control the FLASH memory operations.

- HAL\_FLASH\_Unlock()
- HAL\_FLASH\_Lock()
- HAL\_FLASH\_OB\_Unlock()
- HAL\_FLASH\_OB\_Lock()
- HAL\_FLASH\_OB\_Launch()

## 17.2.5 Peripheral Errors functions

This subsection permits to get in run-time Errors of the FLASH peripheral.

HAL\_FLASH\_GetError()

# 17.2.6 Programming operation functions

## 17.2.6.1 HAL FLASH Program

**Parameters** 

Function Name HAL\_StatusTypeDef HAL\_FLASH\_Program ( uint32\_t TypeProgram, uint32\_t Address, uint64\_t Data)

Function Description Program byte, halfword, word or double word at a specified

address.

TypeProgram: Indicate the way to program at a specified address. This parameter can be a value of FLASH Type

57

Program

Address: specifies the address to be programmed.

• Data: specifies the data to be programmed

Return values

HAL Status

Notes

None.

# 17.2.6.2 HAL\_FLASH\_Program\_IT

Function Name HAL\_StatusTypeDef HAL\_FLASH\_Program\_IT ( uint32\_t

TypeProgram, uint32\_t Address, uint64\_t Data)

Function Description Program byte, halfword, word or double word at a specified

address with interrupt enabled.

Parameters • TypeProgram : Indicate the way to program at a specified

address. This parameter can be a value of FLASH Type

Program

Address: specifies the address to be programmed.

• Data: specifies the data to be programmed

Return values 
• HAL Status

Notes • None.

## 17.2.6.3 HAL\_FLASH\_IRQHandler

Function Name void HAL\_FLASH\_IRQHandler (void)

Function Description This function handles FLASH interrupt request.

Parameters • None.
Return values • None.

Notes • None.

# 17.2.6.4 HAL\_FLASH\_EndOfOperationCallback

Function Name void HAL\_FLASH\_EndOfOperationCallback ( uint32\_t

ReturnValue)

Function Description

FLASH end of operation interrupt callback.

**Parameters** 

ReturnValue: The value saved in this parameter depends on the ongoing procedure Mass Erase: Bank number which has been requested to erase Sectors Erase: Sector which has been erased (if 0xFFFFFFFF, it means that all the selected sectors have been erased) Program: Address which was selected for data program

Return values • None.

Notes 

None.

## 17.2.6.5 HAL\_FLASH\_OperationErrorCallback

Function Name void HAL\_FLASH\_OperationErrorCallback ( uint32\_t

ReturnValue)

**Function Description** 

FLASH operation error interrupt callback.

**Parameters** 

 ReturnValue: The value saved in this parameter depends on the ongoing procedure Mass Erase: Bank number which has been requested to erase Sectors Erase: Sector number which returned an error Program: Address which was selected for data program

Return values

None.

Notes

None.

# 17.2.7 Peripheral Control functions

### 17.2.7.1 HAL FLASH Unlock

Function Name HAL\_StatusTypeDef HAL\_FLASH\_Unlock (void )

Function Description Unlock the FLASH control register access.

Parameters • None.

Return values • HAL Status

47/

Notes

None.

## 17.2.7.2 HAL\_FLASH\_Lock

Function Name HAL\_StatusTypeDef HAL\_FLASH\_Lock (void)

Function Description Locks the FLASH control register access.

Parameters • None.

Return values 

• HAL Status

Notes • None.

# 17.2.7.3 HAL\_FLASH\_OB\_Unlock

Function Name HAL\_StatusTypeDef HAL\_FLASH\_OB\_Unlock (void)

Function Description Unlock the FLASH Option Control Registers access.

Parameters • None.

Return values • HAL Status

Notes • None.

# 17.2.7.4 HAL\_FLASH\_OB\_Lock

Function Name HAL\_StatusTypeDef HAL\_FLASH\_OB\_Lock (void )

Function Description Lock the FLASH Option Control Registers access.

Parameters • None.

Return values • HAL Status

Notes • None.

## 17.2.7.5 HAL\_FLASH\_OB\_Launch

Function Name HAL\_StatusTypeDef HAL\_FLASH\_OB\_Launch (void)

Function Description Launch the option byte loading.

Parameters • None.

Return values 

• HAL Status

Notes 

None.

# 17.2.8 Peripheral State and Errors functions

# 17.2.8.1 HAL\_FLASH\_GetError

Function Name FLASH\_ErrorTypeDef HAL\_FLASH\_GetError ( void )

Function Description

Get the specific FLASH error flag.

**Parameters** 

- None.
- Return values
- FLASH\_ErrorCode : The returned value can be:
  - FLASH\_ERROR\_RD: FLASH Read Protection error flag (PCROP)
  - FLASH\_ERROR\_PGS: FLASH Programming Sequence error flag
  - FLASH\_ERROR\_PGP: FLASH Programming Parallelism error flag
  - FLASH\_ERROR\_PGA: FLASH Programming Alignment error flag
  - FLASH\_ERROR\_WRP: FLASH Write protected error flag
  - FLASH\_ERROR\_OPERATION: FLASH operation Error flag

Notes • None.

# 17.3 FLASH Firmware driver defines

### 17.3.1 FLASH

**FLASH** 

## FLASH\_Exported\_Constants

- #define: ACR\_BYTE0\_ADDRESS ((uint32\_t)0x40023C00)
- #define: OPTCR\_BYTE0\_ADDRESS ((uint32\_t)0x40023C14)
- #define: OPTCR\_BYTE1\_ADDRESS ((uint32\_t)0x40023C15)
- #define: OPTCR\_BYTE2\_ADDRESS ((uint32\_t)0x40023C16)
- #define: OPTCR\_BYTE3\_ADDRESS ((uint32\_t)0x40023C17)
- #define: OPTCR1\_BYTE2\_ADDRESS ((uint32\_t)0x40023C1A)

### FLASH\_Flag\_definition

- #define: FLASH\_FLAG\_EOP FLASH\_SR\_EOP FLASH End of Operation flag
- #define: FLASH\_FLAG\_OPERR FLASH\_SR\_SOP
   FLASH operation Error flag
- #define: FLASH\_FLAG\_WRPERR FLASH\_SR\_WRPERR FLASH Write protected error flag
- #define: FLASH\_FLAG\_PGAERR FLASH\_SR\_PGAERR FLASH Programming Alignment error flag
- #define: FLASH\_FLAG\_PGPERR FLASH\_SR\_PGPERR

FLASH Programming Parallelism error flag

• #define: FLASH\_FLAG\_PGSERR FLASH\_SR\_PGSERR FLASH Programming Sequence error flag

#define: FLASH\_FLAG\_RDERR ((uint32\_t)0x00000100)
 Read Protection error flag (PCROP)

 #define: FLASH\_FLAG\_BSY FLASH\_SR\_BSY FLASH Busy flag

## FLASH\_Interrupt\_definition

#define: FLASH\_IT\_EOP FLASH\_CR\_EOPIE
 End of FLASH Operation Interrupt source

#define: FLASH\_IT\_ERR ((uint32\_t)0x02000000)
 Error Interrupt source

## FLASH\_Keys

- #define: *RDP\_KEY* ((uint16\_t)0x00A5)
- #define: FLASH\_KEY1 ((uint32\_t)0x45670123)
- #define: FLASH\_KEY2 ((uint32\_t)0xCDEF89AB)
- #define: FLASH\_OPT\_KEY1 ((uint32\_t)0x08192A3B)
- #define: FLASH\_OPT\_KEY2 ((uint32\_t)0x4C5D6E7F)

# FLASH\_Latency

#define: FLASH\_LATENCY\_0 FLASH\_ACR\_LATENCY\_0WS

FLASH Zero Latency cycle

- #define: FLASH\_LATENCY\_1 FLASH\_ACR\_LATENCY\_1WS FLASH One Latency cycle
- #define: FLASH\_LATENCY\_2 FLASH\_ACR\_LATENCY\_2WS
  FLASH Two Latency cycles
- #define: FLASH\_LATENCY\_3 FLASH\_ACR\_LATENCY\_3WS FLASH Three Latency cycles
- #define: FLASH\_LATENCY\_4 FLASH\_ACR\_LATENCY\_4WS
  FLASH Four Latency cycles
- #define: FLASH\_LATENCY\_5 FLASH\_ACR\_LATENCY\_5WS FLASH Five Latency cycles
- #define: FLASH\_LATENCY\_6 FLASH\_ACR\_LATENCY\_6WS
  FLASH Six Latency cycles
- #define: FLASH\_LATENCY\_7 FLASH\_ACR\_LATENCY\_7WS
  FLASH Seven Latency cycles
- #define: FLASH\_LATENCY\_8 FLASH\_ACR\_LATENCY\_8WS
  FLASH Eight Latency cycles
- #define: FLASH\_LATENCY\_9 FLASH\_ACR\_LATENCY\_9WS
  FLASH Nine Latency cycles
- #define: FLASH\_LATENCY\_10 FLASH\_ACR\_LATENCY\_10WS
  FLASH Ten Latency cycles
- #define: FLASH\_LATENCY\_11 FLASH\_ACR\_LATENCY\_11WS
  FLASH Eleven Latency cycles
- #define: FLASH\_LATENCY\_12 FLASH\_ACR\_LATENCY\_12WS

FLASH Twelve Latency cycles

- #define: FLASH\_LATENCY\_13 FLASH\_ACR\_LATENCY\_13WS FLASH Thirteen Latency cycles
- #define: FLASH\_LATENCY\_14 FLASH\_ACR\_LATENCY\_14WS
  FLASH Fourteen Latency cycles
- #define: FLASH\_LATENCY\_15 FLASH\_ACR\_LATENCY\_15WS FLASH Fifteen Latency cycles

## FLASH\_Program\_Parallelism

- #define: FLASH\_PSIZE\_BYTE ((uint32\_t)0x00000000)
- #define: FLASH\_PSIZE\_HALF\_WORD ((uint32\_t)0x00000100)
- #define: FLASH\_PSIZE\_WORD ((uint32\_t)0x00000200)
- #define: FLASH\_PSIZE\_DOUBLE\_WORD ((uint32\_t)0x00000300)
- #define: CR\_PSIZE\_MASK ((uint32\_t)0xFFFFCFF)

### FLASH\_Type\_Program

• #define: TYPEPROGRAM\_BYTE ((uint32\_t)0x00)

Program byte (8-bit) at a specified address

#define: TYPEPROGRAM\_HALFWORD ((uint32\_t)0x01)

Program a half-word (16-bit) at a specified address

• #define: TYPEPROGRAM\_WORD ((uint32\_t)0x02)

Program a word (32-bit) at a specified address

• #define: TYPEPROGRAM\_DOUBLEWORD ((uint32\_t)0x03)

Program a double word (64-bit) at a specified address

# 18 HAL FLASH Extension Driver

# 18.1 FLASHEx Firmware driver registers structures

# 18.1.1 FLASH\_EraseInitTypeDef

**FLASH\_EraseInitTypeDef** is defined in the stm32f4xx\_hal\_flash\_ex.h **Data Fields** 

- uint32\_t TypeErase
- uint32 t Banks
- uint32 t Sector
- uint32 t NbSectors
- uint32\_t VoltageRange

#### **Field Documentation**

- uint32\_t FLASH\_EraseInitTypeDef::TypeErase
  - Mass erase or sector Erase. This parameter can be a value of FLASHEx\_Type\_Erase
- uint32\_t FLASH\_EraseInitTypeDef::Banks
  - Select banks to erase when Mass erase is enabled This parameter must be a value of FLASHEX Banks
- uint32\_t FLASH\_EraseInitTypeDef::Sector
  - Initial FLASH sector to erase when Mass erase is disabled This parameter must be a value of FLASHEx\_Sectors
- uint32 t FLASH EraseInitTypeDef::NbSectors
  - Number of sectors to be erased. This parameter must be a value between 1 and (max number of sectors - value of Initial sector)
- uint32 t FLASH EraseInitTypeDef::VoltageRange
  - The device voltage range which defines the erase parallelism This parameter must be a value of FLASHEx\_Voltage\_Range

## 18.1.2 FLASH OBProgramInitTypeDef

**FLASH\_OBProgramInitTypeDef** is defined in the stm32f4xx\_hal\_flash\_ex.h **Data Fields** 

- uint32\_t OptionType
- uint32 t WRPState
- uint32\_t WRPSector
- uint32 t Banks
- uint32 t RDPLevel
- uint32\_t BORLevel
- uint8\_t USERConfig

#### **Field Documentation**

- uint32\_t FLASH\_OBProgramInitTypeDef::OptionType
  - Option byte to be configured. This parameter can be a value of FLASHEx\_Option\_Type
- uint32\_t FLASH\_OBProgramInitTypeDef::WRPState
  - Write protection activation or deactivation. This parameter can be a value of FLASHEX WRP State
- uint32\_t FLASH\_OBProgramInitTypeDef::WRPSector
  - WRPSector: specifies the sector(s) to be write protected The value of this parameter depend on device used within the same series
- uint32\_t FLASH\_OBProgramInitTypeDef::Banks
  - Select banks for WRP activation/deactivation of all sectors This parameter must be a value of FLASHEx\_Banks
- uint32 t FLASH OBProgramInitTypeDef::RDPLevel
  - Set the read protection level. This parameter can be a value of FLASHEx\_Option\_Bytes\_Read\_Protection
- uint32\_t FLASH\_OBProgramInitTypeDef::BORLevel
  - Set the BOR Level. This parameter can be a value of FLASHEX BOR Reset Level
- uint8\_t FLASH\_OBProgramInitTypeDef::USERConfig
  - Program the FLASH User Option Byte: IWDG\_SW / RST\_STOP / RST\_STDBY.
     This parameter can be a combination of FLASH Option Bytes IWatchdog, FLASH Option Bytes nRST\_STOP and FLASH Option Bytes nRST\_STDBY

# 18.1.3 FLASH\_AdvOBProgramInitTypeDef

**FLASH\_AdvOBProgramInitTypeDef** is defined in the stm32f4xx\_hal\_flash\_ex.h **Data Fields** 

- uint32\_t OptionType
- uint32 t PCROPState
- uint16 t Sectors
- uint32 t Banks
- uint16 t SectorsBank1
- uint16 t SectorsBank2
- uint8\_t BootConfig

#### **Field Documentation**

- uint32\_t FLASH\_AdvOBProgramInitTypeDef::OptionType
  - Option byte to be configured for extension . This parameter can be a value of FLASHEx\_Advanced\_Option\_Type
- uint32\_t FLASH\_AdvOBProgramInitTypeDef::PCROPState
  - PCROP activation or deactivation. This parameter can be a value of FLASHEX PCROP State
- uint16\_t FLASH\_AdvOBProgramInitTypeDef::Sectors

577

- specifies the sector(s) set for PCROP This parameter can be a value of FLASHEX Option Bytes PC ReadWrite Protection
- uint32\_t FLASH\_AdvOBProgramInitTypeDef::Banks
  - Select banks for PCROP activation/deactivation of all sectors This parameter must be a value of FLASHEX Banks
- uint16\_t FLASH\_AdvOBProgramInitTypeDef::SectorsBank1
  - Specifies the sector(s) set for PCROP for Bank1 This parameter can be a value of FLASHEx\_Option\_Bytes\_PC\_ReadWrite\_Protection
- uint16 t FLASH AdvOBProgramInitTypeDef::SectorsBank2
  - Specifies the sector(s) set for PCROP for Bank2 This parameter can be a value of FLASHEx\_Option\_Bytes\_PC\_ReadWrite\_Protection
- uint8\_t FLASH\_AdvOBProgramInitTypeDef::BootConfig
  - Specifies Option bytes for boot config This parameter can be a value of FLASHEx\_Dual\_Boot

# 18.2 FLASHEx Firmware driver API description

The following section lists the various functions of the FLASHEx library.

#### 18.2.1 Flash Extension features

Comparing to other previous devices, the FLASH interface for STM32F427xx/437xx and STM32F429xx/439xx devices contains the following additional features

- Capacity up to 2 Mbyte with dual bank architecture supporting read-while-write capability (RWW)
- Dual bank memory organization
- PCROP protection for all banks

#### 18.2.2 How to use this driver

This driver provides functions to configure and program the FLASH memory of all STM32F427xx/437xx and STM32F429xx/439xx devices. It includes

- FLASH Memory Erase functions:
  - Lock and Unlock the FLASH interface using HAL\_FLASH\_Unlock() and HAL\_FLASH\_Lock() functions
  - Erase function: Erase sector, erase all sectors
  - There are two modes of erase :
    - Polling Mode using HAL\_FLASHEx\_Erase()
    - Interrupt Mode using HAL\_FLASHEx\_Erase\_IT()
- 2. Option Bytes Programming functions: Use HAL\_FLASHEx\_OBProgram() to :
  - Set/Reset the write protection
  - Set the Read protection Level
  - Set the BOR level
  - Program the user Option Bytes
- 3. Advanced Option Bytes Programming functions: Use

HAL\_FLASHEx\_AdvOBProgram() to :

- Extended space (bank 2) erase function
- Full FLASH space (2 Mo) erase (bank 1 and bank 2)
- Dual Boot actrivation



- Write protection configuration for bank 2
- PCROP protection configuration and control for both banks

## 18.2.3 Extended programming operation functions

This subsection provides a set of functions allowing to manage the Extension FLASH programming operations Operations.

- HAL\_FLASHEx\_Erase()
- HAL\_FLASHEx\_Erase\_IT()
- HAL\_FLASHEx\_OBProgram()
- HAL\_FLASHEx\_OBGetConfig()
- HAL FLASHEX AdvOBProgram()
- HAL\_FLASHEx\_AdvOBGetConfig()
- HAL\_FLASHEx\_OB\_SelectPCROP()
- HAL\_FLASHEx\_OB\_DeSelectPCROP()
- HAL FLASHEX OB GetBank2WRP()

## 18.2.4 Extended IO operation functions

#### 18.2.4.1 HAL\_FLASHEx\_Erase

Function Name HAL\_StatusTypeDef HAL\_FLASHEx\_Erase (

FLASH\_EraseInitTypeDef \* pEraseInit, uint32\_t \* SectorError)

Function Description Perform a mass erase or erase the specified FLASH memory

sectors.

Parameters • **pEraseInit**: pointer to an FLASH\_EraseInitTypeDef

structure that contains the configuration information for the

erasing.

SectorError: pointer to variable that contains the configuration information on faulty sector in case of error

(0xFFFFFFF means that all the sectors have been correctly

erased)

Return values 

• HAL Status

Notes • None.

### 18.2.4.2 HAL\_FLASHEx\_Erase\_IT

Function Name HAL\_StatusTypeDef HAL\_FLASHEx\_Erase\_IT (

FLASH\_EraseInitTypeDef \* pEraseInit)

Function Description Perform a mass erase or erase the specified FLASH memory

326/865 DocID025834 Rev 1



sectors with interrupt enabled.

Parameters • pEraseInit: pointer to an FLASH\_EraseInitTypeDef

structure that contains the configuration information for the

erasing.

Return values 

• HAL Status

Notes • None.

## 18.2.4.3 HAL\_FLASHEx\_OBProgram

Function Name HAL\_StatusTypeDef HAL\_FLASHEx\_OBProgram (

FLASH\_OBProgramInitTypeDef \* pOBInit)

Function Description Program option bytes.

Parameters • pOBInit: pointer to an FLASH\_OBInitStruct structure that

contains the configuration information for the programming.

Return values • HAL Status

Notes • None.

#### 18.2.4.4 HAL\_FLASHEx\_OBGetConfig

Function Name void HAL\_FLASHEx\_OBGetConfig (

FLASH\_OBProgramInitTypeDef \* pOBInit)

Function Description Get the Option byte configuration.

Parameters • pOBInit: pointer to an FLASH\_OBInitStruct structure that

contains the configuration information for the programming.

Return values • None.

Notes 

None.

#### 18.2.4.5 HAL\_FLASHEx\_AdvOBProgram



Function Name HAL\_StatusTypeDef HAL\_FLASHEx\_AdvOBProgram (

FLASH\_AdvOBProgramInitTypeDef \* pAdvOBInit)

Function Description Program option bytes.

Parameters • pAdvOBInit : pointer to an

FLASH\_AdvOBProgramInitTypeDef structure that contains

the configuration information for the programming.

Return values 
• HAL Status

Notes 

None.

## 18.2.4.6 HAL\_FLASHEx\_AdvOBGetConfig

Function Name void HAL\_FLASHEx\_AdvOBGetConfig (

FLASH\_AdvOBProgramInitTypeDef \* pAdvOBInit)

Function Description Get the OBEX byte configuration.

Parameters • pAdvOBInit : pointer to an

FLASH\_AdvOBProgramInitTypeDef structure that contains

the configuration information for the programming.

Return values • None.

Notes 

None.

#### 18.2.4.7 HAL FLASHEX OB SelectPCROP

Function HAL\_StatusTypeDef HAL\_FLASHEx\_OB\_SelectPCROP (void)

Name

Function Description

Select the Protection Mode.

Parameters • None.

Return values

**Notes** 

HAL Status

After PCROP activated Optic

 After PCROP activated Option Byte modification NOT POSSIBLE! excepted Global Read Out Protection modification (from level1 to level0)

Once SPRMOD bit is active unprotection of a protected sector is not possible

• Read a prtotected sector will set RDERR Flag and write a protected

328/865 DocID025834 Rev 1



sector will set WRPERR Flag

 This function can be used only for STM32F427xx/STM32F429xx/STM32F437xx/STM32F439xx/STM32F 401xx devices.

#### 18.2.4.8 HAL\_FLASHEx\_OB\_DeSelectPCROP

Function Name HAL\_StatusTypeDef HAL\_FLASHEx\_OB\_DeSelectPCROP (void)

Function Description

Deselect the Protection Mode.

**Parameters** 

None.

Return values

HAL Status

**Notes** 

- After PCROP activated Option Byte modification NOT POSSIBLE! excepted Global Read Out Protection modification (from level1 to level0)
- Once SPRMOD bit is active unprotection of a protected sector is not possible
- Read a prtotected sector will set RDERR Flag and write a protected sector will set WRPERR Flag
- This function can be used only for STM32F427xx/STM32F429xx/STM32F437xx/STM32F439xx/STM32F 401xx devices.

## 18.2.4.9 HAL\_FLASHEx\_OB\_GetBank2WRP

Function Name uint16\_t HAL\_FLASHEx\_OB\_GetBank2WRP (void )

Function Description Returns the FLASH Write Protection Option Bytes value for Bank

None.

Parameters
Return values

The FLASH Write Protection Option Bytes value

**Notes** 

 This function can be used only for STM32F427X and STM32F429X devices.



## 18.3 FLASHEx Firmware driver defines

#### 18.3.1 FLASHEX

**FLASHEX** 

#### FLASHEx\_Advanced\_Option\_Type

#define: OBEX\_PCROP ((uint32\_t)0x01)

PCROP option byte configuration

• #define: OBEX\_BOOTCONFIG ((uint32\_t)0x02)

BOOTConfig option byte configuration

#### FLASHEx\_Banks

#define: FLASH\_BANK\_1 ((uint32\_t)1)

Bank 1

#define: FLASH\_BANK\_2 ((uint32\_t)2)

Bank 2

#define: FLASH\_BANK\_BOTH ((uint32\_t)FLASH\_BANK\_1 | FLASH\_BANK\_2)

Bank1 and Bank2

#### FLASHEx\_BOR\_Reset\_Level

• #define: OB\_BOR\_LEVEL3 ((uint8\_t)0x00)

Supply voltage ranges from 2.70 to 3.60 V

• #define: OB\_BOR\_LEVEL2 ((uint8\_t)0x04)

Supply voltage ranges from 2.40 to 2.70 V

#define: OB\_BOR\_LEVEL1 ((uint8\_t)0x08)

Supply voltage ranges from 2.10 to 2.40 V

• #define: OB\_BOR\_OFF ((uint8\_t)0x0C)

Supply voltage ranges from 1.62 to 2.10 V

#### FLASHEX Dual Boot

#define: OB\_DUAL\_BOOT\_ENABLE ((uint8\_t)0x10)

Dual Bank Boot Enable

• #define: OB\_DUAL\_BOOT\_DISABLE ((uint8\_t)0x00)

Dual Bank Boot Disable, always boot on User Flash

#### FLASHEx\_MassErase\_bit

• #define: FLASH\_MER\_BIT (FLASH\_CR\_MER1 | FLASH\_CR\_MER2)

2 MER bits here to clear

#### FLASHEx\_Option\_Bytes\_IWatchdog

• #define: **OB\_IWDG\_SW** ((uint8\_t)0x20)

Software IWDG selected

#define: OB\_IWDG\_HW ((uint8\_t)0x00)

Hardware IWDG selected

#### FLASHEx\_Option\_Bytes\_nRST\_STDBY

#define: OB\_STDBY\_NO\_RST ((uint8\_t)0x80)

No reset generated when entering in STANDBY

• #define: OB\_STDBY\_RST ((uint8\_t)0x00)

Reset generated when entering in STANDBY

## FLASHEx\_Option\_Bytes\_nRST\_STOP

#define: OB\_STOP\_NO\_RST ((uint8\_t)0x40)

No reset generated when entering in STOP

#define: OB\_STOP\_RST ((uint8\_t)0x00)

Reset generated when entering in STOP

#### FLASHEx\_Option\_Bytes\_PC\_ReadWrite\_Protection

• #define: **OB\_PCROP\_SECTOR\_0** ((uint32\_t)0x00000001)

PC Read/Write protection of Sector0

#define: OB\_PCROP\_SECTOR\_1 ((uint32\_t)0x00000002)

PC Read/Write protection of Sector1

- #define: OB\_PCROP\_SECTOR\_2 ((uint32\_t)0x00000004)
   PC Read/Write protection of Sector2
- #define: OB\_PCROP\_SECTOR\_3 ((uint32\_t)0x00000008)
   PC Read/Write protection of Sector3
- #define: OB\_PCROP\_SECTOR\_4 ((uint32\_t)0x00000010)
   PC Read/Write protection of Sector4
- #define: OB\_PCROP\_SECTOR\_5 ((uint32\_t)0x00000020)
   PC Read/Write protection of Sector5
- #define: OB\_PCROP\_SECTOR\_6 ((uint32\_t)0x00000040)
   PC Read/Write protection of Sector6
- #define: OB\_PCROP\_SECTOR\_7 ((uint32\_t)0x00000080)
   PC Read/Write protection of Sector7
- #define: OB\_PCROP\_SECTOR\_8 ((uint32\_t)0x00000100)
   PC Read/Write protection of Sector8
- #define: OB\_PCROP\_SECTOR\_9 ((uint32\_t)0x00000200)
   PC Read/Write protection of Sector9
- #define: OB\_PCROP\_SECTOR\_10 ((uint32\_t)0x00000400)
   PC Read/Write protection of Sector10
- #define: OB\_PCROP\_SECTOR\_11 ((uint32\_t)0x00000800)
   PC Read/Write protection of Sector11
- #define: OB\_PCROP\_SECTOR\_12 ((uint32\_t)0x00000001)
  PC Read/Write protection of Sector12
- #define: OB\_PCROP\_SECTOR\_13 ((uint32\_t)0x00000002)

PC Read/Write protection of Sector13

- #define: OB\_PCROP\_SECTOR\_14 ((uint32\_t)0x00000004)

  PC Read/Write protection of Sector14
- #define: OB\_PCROP\_SECTOR\_15 ((uint32\_t)0x00000008)
   PC Read/Write protection of Sector15
- #define: OB\_PCROP\_SECTOR\_16 ((uint32\_t)0x00000010)
   PC Read/Write protection of Sector16
- #define: OB\_PCROP\_SECTOR\_17 ((uint32\_t)0x00000020)
   PC Read/Write protection of Sector17
- #define: OB\_PCROP\_SECTOR\_18 ((uint32\_t)0x00000040)
   PC Read/Write protection of Sector18
- #define: OB\_PCROP\_SECTOR\_19 ((uint32\_t)0x00000080)
   PC Read/Write protection of Sector19
- #define: OB\_PCROP\_SECTOR\_20 ((uint32\_t)0x00000100)
   PC Read/Write protection of Sector20
- #define: OB\_PCROP\_SECTOR\_21 ((uint32\_t)0x00000200)
   PC Read/Write protection of Sector21
- #define: OB\_PCROP\_SECTOR\_22 ((uint32\_t)0x00000400)
   PC Read/Write protection of Sector22
- #define: OB\_PCROP\_SECTOR\_23 ((uint32\_t)0x00000800)
  PC Read/Write protection of Sector23
- #define: OB\_PCROP\_SECTOR\_All ((uint32\_t)0x00000FFF)
   PC Read/Write protection of all Sectors

FLASHEx\_Option\_Bytes\_Read\_Protection



- #define: OB\_RDP\_LEVEL\_0 ((uint8\_t)0xAA)
- #define: **OB\_RDP\_LEVEL\_1** ((uint8\_t)0x55)

## FLASHEx\_Option\_Bytes\_Write\_Protection

- #define: OB\_WRP\_SECTOR\_0 ((uint32\_t)0x00000001)
   Write protection of Sector0
- #define: OB\_WRP\_SECTOR\_1 ((uint32\_t)0x00000002)
   Write protection of Sector1
- #define: OB\_WRP\_SECTOR\_2 ((uint32\_t)0x00000004)
   Write protection of Sector2
- #define: OB\_WRP\_SECTOR\_3 ((uint32\_t)0x00000008)
   Write protection of Sector3
- #define: OB\_WRP\_SECTOR\_4 ((uint32\_t)0x00000010)
   Write protection of Sector4
- #define: OB\_WRP\_SECTOR\_5 ((uint32\_t)0x00000020)
   Write protection of Sector5
- #define: OB\_WRP\_SECTOR\_6 ((uint32\_t)0x00000040)
   Write protection of Sector6
- #define: OB\_WRP\_SECTOR\_7 ((uint32\_t)0x00000080)
   Write protection of Sector7
- #define: OB\_WRP\_SECTOR\_8 ((uint32\_t)0x00000100)
   Write protection of Sector8
- #define: OB\_WRP\_SECTOR\_9 ((uint32\_t)0x00000200)
   Write protection of Sector9

- #define: OB\_WRP\_SECTOR\_10 ((uint32\_t)0x00000400)
   Write protection of Sector10
- #define: OB\_WRP\_SECTOR\_11 ((uint32\_t)0x00000800)
   Write protection of Sector11
- #define: OB\_WRP\_SECTOR\_12 ((uint32\_t)0x00000001 << 12)</li>
   Write protection of Sector12
- #define: OB\_WRP\_SECTOR\_13 ((uint32\_t)0x00000002 << 12)</li>
   Write protection of Sector13
- #define: OB\_WRP\_SECTOR\_14 ((uint32\_t)0x00000004 << 12)</li>
   Write protection of Sector14
- #define: OB\_WRP\_SECTOR\_15 ((uint32\_t)0x00000008 << 12)</li>
   Write protection of Sector15
- #define: OB\_WRP\_SECTOR\_16 ((uint32\_t)0x00000010 << 12)
  Write protection of Sector16
- #define: OB\_WRP\_SECTOR\_17 ((uint32\_t)0x00000020 << 12)</li>
   Write protection of Sector17
- #define: OB\_WRP\_SECTOR\_18 ((uint32\_t)0x00000040 << 12)
  Write protection of Sector18
- #define: OB\_WRP\_SECTOR\_19 ((uint32\_t)0x00000080 << 12)</li>
   Write protection of Sector19
- #define: OB\_WRP\_SECTOR\_20 ((uint32\_t)0x00000100 << 12)</li>
   Write protection of Sector20
- #define: OB\_WRP\_SECTOR\_21 ((uint32\_t)0x00000200 << 12)</li>
   Write protection of Sector21



- #define: OB\_WRP\_SECTOR\_22 ((uint32\_t)0x00000400 << 12)</li>
   Write protection of Sector22
- #define: OB\_WRP\_SECTOR\_23 ((uint32\_t)0x00000800 << 12)</li>
   Write protection of Sector23
- #define: OB\_WRP\_SECTOR\_All ((uint32\_t)0x00000FFF << 12)</li>
   Write protection of all Sectors

#### FLASHEx\_Option\_Type

- #define: OPTIONBYTE\_WRP ((uint32\_t)0x01)
   WRP option byte configuration
- #define: OPTIONBYTE\_RDP ((uint32\_t)0x02)
   RDP option byte configuration
- #define: *OPTIONBYTE\_USER* ((uint32\_t)0x04)

  USER option byte configuration
- #define: OPTIONBYTE\_BOR ((uint32\_t)0x08)
   BOR option byte configuration

#### FLASHEx\_PCROP\_State

- #define: PCROPSTATE\_DISABLE ((uint32\_t)0x00)
   Disable PCROP
- #define: PCROPSTATE\_ENABLE ((uint32\_t)0x01)
   Enable PCROP

#### FLASHEx\_Sectors

- #define: FLASH\_SECTOR\_0 ((uint32\_t)0)
   Sector Number 0
- #define: FLASH\_SECTOR\_1 ((uint32\_t)1)
   Sector Number 1

- #define: FLASH\_SECTOR\_2 ((uint32\_t)2)
   Sector Number 2
- #define: FLASH\_SECTOR\_3 ((uint32\_t)3)
   Sector Number 3
- #define: FLASH\_SECTOR\_4 ((uint32\_t)4)
   Sector Number 4
- #define: FLASH\_SECTOR\_5 ((uint32\_t)5)
   Sector Number 5
- #define: FLASH\_SECTOR\_6 ((uint32\_t)6)
   Sector Number 6
- #define: FLASH\_SECTOR\_7 ((uint32\_t)7)
   Sector Number 7
- #define: FLASH\_SECTOR\_8 ((uint32\_t)8)
   Sector Number 8
- #define: FLASH\_SECTOR\_9 ((uint32\_t)9)
   Sector Number 9
- #define: FLASH\_SECTOR\_10 ((uint32\_t)10)
   Sector Number 10
- #define: FLASH\_SECTOR\_11 ((uint32\_t)11)
   Sector Number 11
- #define: FLASH\_SECTOR\_12 ((uint32\_t)12)
   Sector Number 12
- #define: FLASH\_SECTOR\_13 ((uint32\_t)13)
   Sector Number 13

- #define: FLASH\_SECTOR\_14 ((uint32\_t)14)
   Sector Number 14
- #define: FLASH\_SECTOR\_15 ((uint32\_t)15)
   Sector Number 15
- #define: FLASH\_SECTOR\_16 ((uint32\_t)16)
   Sector Number 16
- #define: FLASH\_SECTOR\_17 ((uint32\_t)17)
   Sector Number 17
- #define: FLASH\_SECTOR\_18 ((uint32\_t)18)
   Sector Number 18
- #define: FLASH\_SECTOR\_19 ((uint32\_t)19)
   Sector Number 19
- #define: FLASH\_SECTOR\_20 ((uint32\_t)20)
   Sector Number 20
- #define: FLASH\_SECTOR\_21 ((uint32\_t)21)
   Sector Number 21
- #define: FLASH\_SECTOR\_22 ((uint32\_t)22)
   Sector Number 22
- #define: FLASH\_SECTOR\_23 ((uint32\_t)23)
   Sector Number 23
- #define: FLASH\_SECTOR\_TOTAL 24

FLASHEx\_Selection\_Protection\_Mode

• #define: OB\_PCROP\_DESELECTED ((uint8\_t)0x00)

Disabled PcROP, nWPRi bits used for Write Protection on sector i

• #define: OB\_PCROP\_SELECTED ((uint8\_t)0x80)

Enable PcROP, nWPRi bits used for PCRoP Protection on sector i

#### FLASHEx\_Type\_Erase

• #define: TYPEERASE\_SECTORS ((uint32\_t)0x00)

Sectors erase only

#define: TYPEERASE\_MASSERASE ((uint32\_t)0x01)

Flash Mass erase activation

#### FLASHEx\_Voltage\_Range

#define: VOLTAGE RANGE 1 ((uint32 t)0x00)

Device operating range: 1.8V to 2.1V

#define: VOLTAGE\_RANGE\_2 ((uint32\_t)0x01)

Device operating range: 2.1V to 2.7V

#define: VOLTAGE\_RANGE\_3 ((uint32\_t)0x02)

Device operating range: 2.7V to 3.6V

• #define: VOLTAGE\_RANGE\_4 ((uint32\_t)0x03)

Device operating range: 2.7V to 3.6V + External Vpp

#### FLASHEx\_WRP\_State

• #define: WRPSTATE DISABLE ((uint32 t)0x00)

Disable the write protection of the desired bank 1 sectors

• #define: WRPSTATE\_ENABLE ((uint32\_t)0x01)

Enable the write protection of the desired bank 1 sectors

HAL GPIO Generic Driver UM1725

## 19 HAL GPIO Generic Driver

# 19.1 GPIO Firmware driver registers structures

## 19.1.1 GPIO\_InitTypeDef

GPIO\_InitTypeDef is defined in the stm32f4xx\_hal\_gpio.h
Data Fields

- uint32\_t Pin
- uint32\_t Mode
- uint32 t Pull
- uint32\_t Speed
- uint32\_t Alternate

#### **Field Documentation**

- uint32\_t GPIO\_InitTypeDef::Pin
  - Specifies the GPIO pins to be configured. This parameter can be any value of GPIO\_pins\_define
- uint32\_t GPIO\_InitTypeDef::Mode
  - Specifies the operating mode for the selected pins. This parameter can be a value of GPIO\_mode\_define
- uint32 t GPIO InitTypeDef::Pull
  - Specifies the Pull-up or Pull-Down activation for the selected pins. This
    parameter can be a value of GPIO\_pull\_define
- uint32 t GPIO InitTypeDef::Speed
  - Specifies the speed for the selected pins. This parameter can be a value of GPIO\_speed\_define
- uint32 t GPIO InitTypeDef::Alternate
  - Peripheral to be connected to the selected pins. This parameter can be a value of GPIO\_Alternat\_function\_selection

#### 19.1.2 GPIO TypeDef

GPIO TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t MODER
- IO uint32 t OTYPER
- \_\_IO uint32\_t OSPEEDR
- \_\_IO uint32\_t PUPDR
- \_\_IO uint32\_t IDR
- \_\_IO uint32\_t ODR
- \_\_IO uint16\_t BSRRL
- \_\_IO uint16\_t BSRRH

- IO uint32 t LCKR
- \_\_IO uint32\_t AFR

#### **Field Documentation**

- \_\_IO uint32\_t GPIO\_TypeDef::MODER
  - GPIO port mode register, Address offset: 0x00
- \_\_IO uint32\_t GPIO\_TypeDef::OTYPER
  - GPIO port output type register, Address offset: 0x04
- \_\_IO uint32\_t GPIO\_TypeDef::OSPEEDR
  - GPIO port output speed register, Address offset: 0x08
- \_\_IO uint32\_t GPIO\_TypeDef::PUPDR
  - GPIO port pull-up/pull-down register, Address offset: 0x0C
- \_\_IO uint32\_t GPIO\_TypeDef::IDR
  - GPIO port input data register, Address offset: 0x10
- \_\_IO uint32\_t GPIO\_TypeDef::ODR
  - GPIO port output data register, Address offset: 0x14
- \_\_IO uint16\_t GPIO\_TypeDef::BSRRL
  - GPIO port bit set/reset low register, Address offset: 0x18
- \_\_IO uint16\_t GPIO\_TypeDef::BSRRH
  - GPIO port bit set/reset high register, Address offset: 0x1A
- \_\_IO uint32\_t GPIO\_TypeDef::LCKR
  - GPIO port configuration lock register, Address offset: 0x1C
- \_\_IO uint32\_t GPIO\_TypeDef::AFR[2]
  - GPIO alternate function registers, Address offset: 0x20-0x24

# 19.2 GPIO Firmware driver API description

The following section lists the various functions of the GPIO library.

#### 19.2.1 GPIO Peripheral features

- Each port bit of the general-purpose I/O (GPIO) ports can be individually configured by software in several modes:
  - Input mode
  - Analog mode
  - Output mode
  - Alternate function mode
  - External interrupt/event lines
- During and just after reset, the alternate functions and external interrupt lines are not active and the I/O ports are configured in input floating mode.
- All GPIO pins have weak internal pull-up and pull-down resistors, which can be activated or not.
- In Output or Alternate mode, each IO can be configured on open-drain or push-pull type and the IO speed can be selected depending on the VDD value.
- The microcontroller IO pins are connected to onboard peripherals/modules through a multiplexer that allows only one peripheral alternate function (AF) connected to an IO

- pin at a time. In this way, there can be no conflict between peripherals sharing the same IO pin.
- All ports have external interrupt/event capability. To use external interrupt lines, the
  port must be configured in input mode. All available GPIO pins are connected to the
  16 external interrupt/event lines from EXTI0 to EXTI15.
- The external interrupt/event controller consists of up to 23 edge detectors (16 lines are connected to GPIO) for generating event/interrupt requests (each input line can be independently configured to select the type (interrupt or event) and the corresponding trigger event (rising or falling or both). Each line can also be masked independently.

#### 19.2.2 How to use this driver

- 1. Enable the GPIO AHB clock using the following function: \_\_GPIOx\_CLK\_ENABLE().
- 2. Configure the GPIO pin(s) using HAL\_GPIO\_Init().
  - Configure the IO mode using "Mode" member from GPIO\_InitTypeDef structure
  - Activate Pull-up, Pull-down resistor using "Pull" member from GPIO\_InitTypeDef structure.
  - In case of Output or alternate function mode selection: the speed is configured through "Speed" member from GPIO\_InitTypeDef structure.
  - In alternate mode is selection, the alternate function connected to the IO is configured through "Alternate" member from GPIO\_InitTypeDef structure.
  - Analog mode is required when a pin is to be used as ADC channel or DAC output.
  - In case of external interrupt/event selection the "Mode" member from GPIO\_InitTypeDef structure select the type (interrupt or event) and the corresponding trigger event (rising or falling or both).
- 3. In case of external interrupt/event mode selection, configure NVIC IRQ priority mapped to the EXTI line using HAL\_NVIC\_SetPriority() and enable it using HAL\_NVIC\_EnableIRQ().
- 4. To get the level of a pin configured in input mode use HAL GPIO ReadPin().
- 5. To set/reset the level of a pin configured in output mode use HAL\_GPIO\_WritePin()/HAL\_GPIO\_TogglePin().
- 6. During and just after reset, the alternate functions are not active and the GPIO pins are configured in input floating mode (except JTAG pins).
- 7. The LSE oscillator pins OSC32\_IN and OSC32\_OUT can be used as general purpose (PC14 and PC15, respectively) when the LSE oscillator is off. The LSE has priority over the GPIO function.
- 8. The HSE oscillator pins OSC\_IN/OSC\_OUT can be used as general purpose PH0 and PH1, respectively, when the HSE oscillator is off. The HSE has priority over the GPIO function.

#### 19.2.3 Initialization and de-initialization functions

- HAL\_GPIO\_Init()
- HAL\_GPIO\_DeInit()

#### 19.2.4 IO operation functions

- HAL GPIO ReadPin()
- HAL GPIO WritePin()

- HAL\_GPIO\_TogglePin()
- HAL GPIO EXTI IRQHandler()
- HAL\_GPIO\_EXTI\_Callback()

#### 19.2.5 Initialization and de-initialization functions

#### 19.2.5.1 **HAL GPIO Init**

void HAL GPIO Init ( GPIO TypeDef \* GPIOx, **Function Name** 

GPIO\_InitTypeDef \* GPIO\_Init)

**Function Description** Initializes the GPIOx peripheral according to the specified

parameters in the GPIO Init.

**Parameters GPIOx**: where x can be (A..K) to select the GPIO peripheral

for STM32F429X device or x can be (A..I) to select the GPIO peripheral for STM32F40XX and STM32F427X devices.

**GPIO\_Init**: pointer to a GPIO\_InitTypeDef structure that contains the configuration information for the specified GPIO

peripheral.

Return values

None.

Notes

None.

#### 19.2.5.2 **HAL\_GPIO\_Delnit**

void HAL\_GPIO\_DeInit ( GPIO\_TypeDef \* GPIOx, uint32\_t **Function Name** 

GPIO Pin)

**Function Description** De-initializes the GPIOx peripheral registers to their default reset

values.

**Parameters GPIOx**: where x can be (A..K) to select the GPIO peripheral

for STM32F429X device or x can be (A..I) to select the GPIO peripheral for STM32F40XX and STM32F427X devices.

GPIO\_Pin: specifies the port bit to be written. This

parameter can be one of GPIO\_PIN\_x where x can be (0..15).

Return values None.

Notes None.

## 19.2.6 IO operation functions

#### 19.2.6.1 HAL\_GPIO\_ReadPin

Function Name GPIO\_PinState HAL\_GPIO\_ReadPin ( GPIO\_TypeDef \* GPIOx,

uint16\_t GPIO\_Pin)

Function Description

Reads the specified input port pin.

**Parameters** 

• **GPIOx**: where x can be (A..K) to select the GPIO peripheral for STM32F429X device or x can be (A..I) to select the GPIO peripheral for STM32F40XX and STM32F427X devices.

• **GPIO\_Pin**: specifies the port bit to read. This parameter can

be GPIO\_PIN\_x where x can be (0..15).

Return values

• The input port pin value.

Notes

None.

#### 19.2.6.2 HAL\_GPIO\_WritePin

Function Name void HAL\_GPIO\_WritePin ( GPIO\_TypeDef \* GPIOx, uint16\_t GPIO\_Pin, GPIO\_PinState PinState)

**Function Description** 

Sets or clears the selected data port bit.

**Parameters** 

- **GPIOx**: where x can be (A..K) to select the GPIO peripheral for STM32F429X device or x can be (A..I) to select the GPIO peripheral for STM32F40XX and STM32F427X devices.
- GPIO\_Pin: specifies the port bit to be written. This
  parameter can be one of GPIO\_PIN\_x where x can be (0..15).
- PinState: specifies the value to be written to the selected bit. This parameter can be one of the GPIO\_PinState enum values: GPIO\_BIT\_RESET: to clear the port pin GPIO\_BIT\_SET: to set the port pin

Return values

None.

Notes

 This function uses GPIOx\_BSRR register to allow atomic read/modify accesses. In this way, there is no risk of an IRQ occurring between the read and the modify access.

#### 19.2.6.3 HAL\_GPIO\_TogglePin

Function Name void HAL\_GPIO\_TogglePin ( GPIO\_TypeDef \* GPIOx, uint16\_t

GPIO\_Pin)

**Function Description** 

Toggles the specified GPIO pins.

**Parameters** 

• **GPIOx**: Where x can be (A..K) to select the GPIO peripheral for STM32F429X device or x can be (A..I) to select the GPIO peripheral for STM32F40XX and STM32F427X devices.

• **GPIO\_Pin**: Specifies the pins to be toggled.

Return values

None.

Notes

None.

## 19.2.6.4 HAL\_GPIO\_EXTI\_IRQHandler

Function Name void HAL\_GPIO\_EXTI\_IRQHandler ( uint16\_t GPIO\_Pin)

Function Description This function handles EXTI interrupt request.

Parameters • GPIO\_Pin : Specifies the pins connected EXTI line

Return values • None.

Notes • None.

#### 19.2.6.5 HAL\_GPIO\_EXTI\_Callback

Function Name void HAL\_GPIO\_EXTI\_Callback ( uint16\_t GPIO\_Pin)

Function Description EXTI line detection callbacks.

Parameters • GPIO\_Pin : Specifies the pins connected EXTI line

Return values • None.

Notes • None.

## 19.3 GPIO Firmware driver defines

## 19.3.1 GPIO

**GPIO** 

GPIO\_Alternat\_function\_selection

- #define: GPIO\_AF0\_RTC\_50Hz ((uint8\_t)0x00)
- #define: GPIO\_AF0\_MCO ((uint8\_t)0x00)
- #define: GPIO\_AF0\_TAMPER ((uint8\_t)0x00)
- #define: GPIO\_AF0\_SWJ ((uint8\_t)0x00)
- #define: GPIO\_AF0\_TRACE ((uint8\_t)0x00)
- #define: GPIO\_AF1\_TIM1 ((uint8\_t)0x01)
- #define: GPIO\_AF1\_TIM2 ((uint8\_t)0x01)
- #define: GPIO\_AF2\_TIM3 ((uint8\_t)0x02)
- #define: GPIO\_AF2\_TIM4 ((uint8\_t)0x02)
- #define: *GPIO\_AF2\_TIM5* ((uint8\_t)0x02)
- #define: GPIO\_AF3\_TIM8 ((uint8\_t)0x03)

- #define: **GPIO\_AF3\_TIM9** ((uint8\_t)0x03)
- #define: GPIO\_AF3\_TIM10 ((uint8\_t)0x03)
- #define: **GPIO\_AF3\_TIM11** ((uint8\_t)0x03)
- #define: GPIO\_AF4\_I2C1 ((uint8\_t)0x04)
- #define: GPIO\_AF4\_I2C2 ((uint8\_t)0x04)
- #define: GPIO\_AF4\_I2C3 ((uint8\_t)0x04)
- #define: **GPIO\_AF5\_SPI1** ((uint8\_t)0x05)
- #define: *GPIO\_AF5\_SPI2* ((uint8\_t)0x05)
- #define: GPIO\_AF5\_SPI4 ((uint8\_t)0x05)
- #define: GPIO\_AF5\_SPI5 ((uint8\_t)0x05)
- #define: *GPIO\_AF5\_SPI6 ((uint8\_t)0x05)*
- #define: *GPIO\_AF5\_I2S3ext ((uint8\_t)0x05)*

HAL GPIO Generic Driver UM1725

- #define: GPIO\_AF6\_SPI3 ((uint8\_t)0x06)
- #define: GPIO\_AF6\_I2S2ext ((uint8\_t)0x06)
- #define: **GPIO\_AF6\_SAI1** ((uint8\_t)0x06)
- #define: *GPIO\_AF7\_USART1* ((uint8\_t)0x07)
- #define: GPIO\_AF7\_USART2 ((uint8\_t)0x07)
- #define: GPIO\_AF7\_USART3 ((uint8\_t)0x07)
- #define: *GPIO\_AF7\_I2S3ext ((uint8\_t)0x07)*
- #define: GPIO\_AF8\_UART4 ((uint8\_t)0x08)
- #define: GPIO\_AF8\_UART5 ((uint8\_t)0x08)
- #define: GPIO\_AF8\_USART6 ((uint8\_t)0x08)
- #define: *GPIO\_AF8\_UART7 ((uint8\_t)0x08)*
- #define: GPIO\_AF8\_UART8 ((uint8\_t)0x08)

- #define: GPIO\_AF9\_CAN1 ((uint8\_t)0x09)
- #define: GPIO\_AF9\_CAN2 ((uint8\_t)0x09)
- #define: **GPIO\_AF9\_TIM12** ((uint8\_t)0x09)
- #define: **GPIO\_AF9\_TIM13** ((uint8\_t)0x09)
- #define: **GPIO\_AF9\_TIM14** ((uint8\_t)0x09)
- #define: GPIO\_AF9\_LTDC ((uint8\_t)0x09)
- #define: GPIO\_AF10\_OTG\_FS ((uint8\_t)0xA)
- #define: GPIO\_AF10\_OTG\_HS ((uint8\_t)0xA)
- #define: GPIO\_AF11\_ETH ((uint8\_t)0x0B)
- #define: GPIO\_AF12\_FMC ((uint8\_t)0xC)
- #define: GPIO\_AF12\_OTG\_HS\_FS ((uint8\_t)0xC)
- #define: GPIO\_AF12\_SDIO ((uint8\_t)0xC)

HAL GPIO Generic Driver UM1725

- #define: GPIO\_AF13\_DCMI ((uint8\_t)0x0D)
- #define: GPIO\_AF14\_LTDC ((uint8\_t)0x0E)
- #define: GPIO\_AF15\_EVENTOUT ((uint8\_t)0x0F)

#### GPIO mode define

- #define: GPIO\_MODE\_INPUT ((uint32\_t)0x00000000)
   Input Floating Mode
- #define: GPIO\_MODE\_OUTPUT\_PP ((uint32\_t)0x00000001)
   Output Push Pull Mode
- #define: GPIO\_MODE\_OUTPUT\_OD ((uint32\_t)0x00000011)
   Output Open Drain Mode
- #define: GPIO\_MODE\_AF\_PP ((uint32\_t)0x00000002)
   Alternate Function Push Pull Mode
- #define: GPIO\_MODE\_AF\_OD ((uint32\_t)0x00000012)

  Alternate Function Open Drain Mode
- #define: GPIO\_MODE\_ANALOG ((uint32\_t)0x00000003)
   Analog Mode
- #define: GPIO\_MODE\_IT\_RISING ((uint32\_t)0x10110000)

  External Interrupt Mode with Rising edge trigger detection
- #define: GPIO\_MODE\_IT\_FALLING ((uint32\_t)0x10210000)

  External Interrupt Mode with Falling edge trigger detection
- #define: GPIO\_MODE\_IT\_RISING\_FALLING ((uint32\_t)0x10310000)

External Interrupt Mode with Rising/Falling edge trigger detection

• #define: GPIO\_MODE\_EVT\_RISING ((uint32\_t)0x10120000)

External Event Mode with Rising edge trigger detection

• #define: GPIO\_MODE\_EVT\_FALLING ((uint32\_t)0x10220000)

External Event Mode with Falling edge trigger detection

• #define: GPIO\_MODE\_EVT\_RISING\_FALLING ((uint32\_t)0x10320000)

External Event Mode with Rising/Falling edge trigger detection

#### GPIO\_pins\_define

- #define: GPIO\_PIN\_0 ((uint16\_t)0x0001)
- #define: GPIO\_PIN\_1 ((uint16\_t)0x0002)
- #define: GPIO\_PIN\_2 ((uint16\_t)0x0004)
- #define: GPIO\_PIN\_3 ((uint16\_t)0x0008)
- #define: GPIO\_PIN\_4 ((uint16\_t)0x0010)
- #define: GPIO\_PIN\_5 ((uint16\_t)0x0020)
- #define: GPIO\_PIN\_6 ((uint16\_t)0x0040)
- #define: GPIO\_PIN\_7 ((uint16\_t)0x0080)

- #define: GPIO\_PIN\_8 ((uint16\_t)0x0100)
- #define: GPIO\_PIN\_9 ((uint16\_t)0x0200)
- #define: GPIO\_PIN\_10 ((uint16\_t)0x0400)
- #define: GPIO\_PIN\_11 ((uint16\_t)0x0800)
- #define: GPIO\_PIN\_12 ((uint16\_t)0x1000)
- #define: GPIO\_PIN\_13 ((uint16\_t)0x2000)
- #define: GPIO\_PIN\_14 ((uint16\_t)0x4000)
- #define: **GPIO\_PIN\_15** ((uint16\_t)0x8000)
- #define: GPIO\_PIN\_AII ((uint16\_t)0xFFFF)

#### GPIO\_pull\_define

- #define: GPIO\_NOPULL ((uint32\_t)0x00000000)
   No Pull-up or Pull-down activation
- #define: GPIO\_PULLUP ((uint32\_t)0x00000001)
   Pull-up activation
- #define: *GPIO\_PULLDOWN* ((uint32\_t)0x00000002)

  Pull-down activation

## GPIO\_speed\_define

#define: GPIO\_SPEED\_LOW ((uint32\_t)0x00000000)
 Low speed

• #define: *GPIO\_SPEED\_MEDIUM* ((uint32\_t)0x00000001)

Medium speed

• #define: GPIO\_SPEED\_FAST ((uint32\_t)0x00000002)
Fast speed

#define: GPIO\_SPEED\_HIGH ((uint32\_t)0x00000003)
 High speed

## 20 HAL HASH Generic Driver

# 20.1 HASH Firmware driver registers structures

## 20.1.1 HASH\_HandleTypeDef

HASH\_HandleTypeDef is defined in the stm32f4xx\_hal\_hash.h
Data Fields

- HASH\_InitTypeDef Init
- uint8\_t \* pHashInBuffPtr
- uint8 t \* pHashOutBuffPtr
- \_\_IO uint32\_t HashBuffSize
- \_\_IO uint32\_t HashInCount
- IO uint32 t HashITCounter
- HAL StatusTypeDef Status
- HAL\_HASHPhaseTypeDef Phase
- DMA HandleTypeDef \* hdmain
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_HASH\_STATETypeDef State

#### **Field Documentation**

- HASH\_InitTypeDef HASH\_HandleTypeDef::Init
  - HASH required parameters
- uint8\_t\* HASH\_HandleTypeDef::pHashInBuffPtr
  - Pointer to input buffer
- uint8\_t\* HASH\_HandleTypeDef::pHashOutBuffPtr
  - Pointer to input buffer
- \_\_IO uint32\_t HASH\_HandleTypeDef::HashBuffSize
  - Size of buffer to be processed
- \_\_IO uint32\_t HASH\_HandleTypeDef::HashInCount
  - Counter of inputed data
- \_\_IO uint32\_t HASH\_HandleTypeDef::HashITCounter
  - Counter of issued interrupts
- HAL StatusTypeDef HASH HandleTypeDef::Status
  - HASH peripheral status
- HAL\_HASHPhaseTypeDef HASH\_HandleTypeDef::Phase
  - HASH peripheral phase
- DMA\_HandleTypeDef\* HASH\_HandleTypeDef::hdmain
  - HASH In DMA handle parameters
- HAL\_LockTypeDef HASH\_HandleTypeDef::Lock
  - HASH locking object
- \_\_IO HAL\_HASH\_STATETypeDef HASH\_HandleTypeDef::State
  - HASH peripheral state

## 20.1.2 HASH\_InitTypeDef

HASH\_InitTypeDef is defined in the stm32f4xx\_hal\_hash.h

#### **Data Fields**

- uint32\_t DataType
- uint32\_t KeySize
- uint8\_t \* pKey

#### **Field Documentation**

- uint32\_t HASH\_InitTypeDef::DataType
  - 32-bit data, 16-bit data, 8-bit data or 1-bit string. This parameter can be a value of HASH\_Data\_Type
- uint32\_t HASH\_InitTypeDef::KeySize
  - The key size is used only in HMAC operation
- uint8\_t\* HASH\_InitTypeDef::pKey
  - The key is used only in HMAC operation

## 20.1.3 HASH\_DIGEST\_TypeDef

**HASH\_DIGEST\_TypeDef** is defined in the stm32f439xx.h

**Data Fields** 

• \_\_IO uint32\_t HR

## **Field Documentation**

- \_\_IO uint32\_t HASH\_DIGEST\_TypeDef::HR[8]
  - HASH digest registers, Address offset: 0x310-0x32C

## 20.1.4 HASH\_TypeDef

HASH\_TypeDef is defined in the stm32f439xx.h

## **Data Fields**

- \_\_IO uint32\_t CR
- IO uint32 t DIN
- \_\_IO uint32\_t STR
- \_\_IO uint32\_t HR
- \_\_IO uint32\_t IMR
- \_\_IO uint32\_t SR
- uint32\_t RESERVED
- \_\_IO uint32\_t CSR

#### Field Documentation

- \_\_IO uint32\_t HASH\_TypeDef::CR HASH control register, Address offset: 0x00 IO uint32 t HASH TypeDef::DIN HASH data input register, Address offset: 0x04 \_\_IO uint32\_t HASH\_TypeDef::STR HASH start register, Address offset: 0x08 \_\_IO uint32\_t HASH\_TypeDef::HR[5] HASH digest registers, Address offset: 0x0C-0x1C \_\_IO uint32\_t HASH\_TypeDef::IMR
- - HASH interrupt enable register, Address offset: 0x20
- \_\_IO uint32\_t HASH\_TypeDef::SR
  - HASH status register, Address offset: 0x24
- uint32\_t HASH\_TypeDef::RESERVED[52]
  - Reserved, 0x28-0xF4
- \_IO uint32\_t HASH\_TypeDef::CSR[54]
  - HASH context swap registers, Address offset: 0x0F8-0x1CC

#### 20.2 **HASH Firmware driver API description**

The following section lists the various functions of the HASH library.

#### 20.2.1 How to use this driver

The HASH HAL driver can be used as follows:

- Initialize the HASH low level resources by implementing the HAL HASH MspInit():
  - Enable the HASH interface clock using \_\_HASH\_CLK\_ENABLE()
  - In case of using processing APIs based on interrupts (e.g. b. HAL\_HMAC\_SHA1\_Start\_IT())
    - Configure the HASH interrupt priority using HAL\_NVIC\_SetPriority()
    - Enable the HASH IRQ handler using HAL\_NVIC\_EnableIRQ()
    - In HASH IRQ handler, call HAL HASH IRQHandler()
  - In case of using DMA to control data transfer (e.g. HAL\_HMAC\_SHA1\_Start\_DMA())
    - Enable the DMAx interface clock using \_\_DMAx\_CLK\_ENABLE()
    - Configure and enable one DMA stream one for managing data transfer from memory to peripheral (input stream). Managing data transfer from peripheral to memory can be performed only using CPU
    - Associate the initialized DMA handle to the HASH DMA handle using \_\_HAL\_LINKDMA()
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Stream using HAL\_NVIC\_SetPriority() and HAL\_NVIC\_EnableIRQ()
- Initialize the HASH HAL using HAL\_HASH\_Init(). This function configures mainly:
  - The data type: 1-bit, 8-bit, 16-bit and 32-bit.
  - b. For HMAC, the encryption key.
  - For HMAC, the key size used for encryption.
- Three processing functions are available:

a. Polling mode: processing APIs are blocking functions i.e. they process the data and wait till the digest computation is finished e.g. HAL\_HASH\_SHA1\_Start()

- b. Interrupt mode: encryption and decryption APIs are not blocking functions i.e. they process the data under interrupt e.g. HAL HASH SHA1 Start IT()
- DMA mode: processing APIs are not blocking functions and the CPU is not used for data transfer i.e. the data transfer is ensured by DMA e.g. HAL HASH SHA1 Start DMA()
- 4. When the processing function is called at first time after HAL\_HASH\_Init() the HASH peripheral is initialized and processes the buffer in input. After that, the digest computation is started. When processing multi-buffer use the accumulate function to write the data in the peripheral without starting the digest computation. In last buffer use the start function to input the last buffer ans start the digest computation.
  - a. e.g. HAL\_HASH\_SHA1\_Accumulate(): write 1st data buffer in the peripheral without starting the digest computation
  - b. write (n-1)th data buffer in the peripheral without starting the digest computation
  - c. HAL\_HASH\_SHA1\_Start(): write (n)th data buffer in the peripheral and start the digest computation
- 5. In HMAC mode, there is no Accumulate API. Only Start API is available.
- In case of using DMA, call the DMA start processing e.g. HAL\_HASH\_SHA1\_Start\_DMA(). After that, call the finish function in order to get the digest value e.g. HAL\_HASH\_SHA1\_Finish()
- 7. Call HAL\_HASH\_Delnit() to deinitialize the HASH peripheral.

#### 20.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the HASH according to the specified parameters in the HASH\_InitTypeDef and creates the associated handle.
- DeInitialize the HASH peripheral.
- Initialize the HASH MSP.
- DeInitialize HASH MSP.
- HAL HASH Init()
- HAL HASH Delnit()
- HAL\_HASH\_MspInit()
- HAL\_HASH\_MspDeInit()
- HAL HASH InCpltCallback()
- HAL\_HASH\_ErrorCallback()
- HAL\_HASH\_DgstCpltCallback()

## 20.2.3 HASH processing using polling mode functions

This section provides functions allowing to calculate in polling mode the hash value using one of the following algorithms:

- MD5
- SHA1
- HAL HASH MD5 Start()
- HAL\_HASH\_MD5\_Accumulate()
- HAL\_HASH\_SHA1\_Start()
- HAL HASH SHA1 Accumulate()



## 20.2.4 HASH processing using interrupt mode functions

This section provides functions allowing to calculate in interrupt mode the hash value using one of the following algorithms:

- MD5
- SHA1
- HAL\_HASH\_MD5\_Start\_IT()
- HAL\_HASH\_SHA1\_Start\_IT()
- HAL\_HASH\_IRQHandler()

## 20.2.5 HASH processing using DMA mode functions

This section provides functions allowing to calculate in DMA mode the hash value using one of the following algorithms:

- MD5
- SHA1
- HAL\_HASH\_MD5\_Start\_DMA()
- HAL\_HASH\_MD5\_Finish()
- HAL HASH SHA1 Start DMA()
- HAL\_HASH\_SHA1\_Finish()

## 20.2.6 HMAC processing using polling mode functions

This section provides functions allowing to calculate in polling mode the HMAC value using one of the following algorithms:

- MD5
- SHA1
- HAL\_HMAC\_MD5\_Start()
- HAL\_HMAC\_SHA1\_Start()

#### 20.2.7 HMAC processing using DMA mode functions

This section provides functions allowing to calculate in DMA mode the HMAC value using one of the following algorithms:

- MD5
- SHA1
- HAL\_HMAC\_MD5\_Start\_DMA()
- HAL HMAC SHA1 Start DMA()

## 20.2.8 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral.

HAL\_HASH\_GetState()

#### 20.2.9 Initialization and de-initialization functions

### 20.2.9.1 HAL\_HASH\_Init

Function Name HAL\_StatusTypeDef HAL\_HASH\_Init ( HASH\_HandleTypeDef \*

hhash)

Function Description Initializes the HASH according to the specified parameters in the

HASH\_HandleTypeDef and creates the associated handle.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

Return values 

• HAL status

Notes • None.

## 20.2.9.2 HAL\_HASH\_DeInit

Function Name HAL\_StatusTypeDef HAL\_HASH\_DeInit (

HASH\_HandleTypeDef \* hhash)

Function Description

Delnitializes the HASH peripheral.

**Parameters** 

 hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values

HAL status

Notes

This API must be called before starting a new processing.

#### 20.2.9.3 HAL HASH MspInit

Function Name void HAL\_HASH\_MspInit ( HASH\_HandleTypeDef \* hhash)

**Function Description** 

Initializes the HASH MSP.

**Parameters** 

 hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values

None.

Notes

None.



## 20.2.9.4 HAL\_HASH\_MspDeInit

Function Name void HAL\_HASH\_MspDeInit ( HASH\_HandleTypeDef \* hhash)

**Function Description** 

Delnitializes HASH MSP.

**Parameters** 

 hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values

None.

Notes

None.

## 20.2.9.5 HAL\_HASH\_InCpltCallback

Function Name void HAL\_HASH\_InCpltCallback ( HASH\_HandleTypeDef \*

hhash)

**Function Description** 

Input data transfer complete callback.

Parameters

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values • None.

Notes 

None.

#### 20.2.9.6 HAL HASH ErrorCallback

Function Name void HAL\_HASH\_ErrorCallback ( HASH\_HandleTypeDef \*

hhash)

**Function Description** 

Data transfer Error callback.

**Parameters** 

 hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values

None.

360/865 DocID025834 Rev 1



None.

## 20.2.9.7 HAL\_HASH\_DgstCpltCallback

Function Name void HAL\_HASH\_DgstCpltCallback ( HASH\_HandleTypeDef \*

hhash)

Function Description Digest computation complete callback.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values • None.

Notes 

• This callback is not relevant with DMA.

## 20.2.10 HASH processing functions using polling mode

#### 20.2.10.1 HAL\_HASH\_MD5\_Start

Function Name HAL\_StatusTypeDef HAL\_HASH\_MD5\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description

Initializes the HASH peripheral in MD5 mode then processes

pInBuffer.

**Parameters** 

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

pInBuffer: Pointer to the input buffer (buffer to be hashed).

 Size: Length of the input buffer in bytes. If the Size is multiple of 64 bytes, appending the input buffer is possible. If the Size is not multiple of 64 bytes, the padding is managed by hardware and appending the input buffer is no more possible.

• **pOutBuffer :** Pointer to the computed digest. Its size must be 16 bytes.

• Timeout : Timeout value

Return values 
• HAL status

Notes 

None.

#### 20.2.10.2 HAL\_HASH\_MD5\_Accumulate

Function Name HAL\_StatusTypeDef HAL\_HASH\_MD5\_Accumulate (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pInBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in MD5 mode then writes the

pInBuffer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

pinBuffer: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is multiple of 64 bytes, appending the input buffer is possible. If the Size is not multiple of 64 bytes, the padding is managed by hardware and appending the input buffer is no more

possible.

Return values • HAL status

Notes 

None.

#### 20.2.10.3 HAL\_HASH\_SHA1\_Start

Function Name HAL\_StatusTypeDef HAL\_HASH\_SHA1\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in SHA1 mode then processes

pInBuffer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• **plnBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

• Timeout : Timeout value

Return values • HAL status

Notes 

None.

#### 20.2.10.4 HAL\_HASH\_SHA1\_Accumulate

Function Name HAL\_StatusTypeDef HAL\_HASH\_SHA1\_Accumulate (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pInBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA1 mode then processes

pInBuffer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

• **pInBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

Return values 

• HAL status

Notes 

None.

## 20.2.11 HASH processing functions using interrupt mode

## 20.2.11.1 HAL\_HASH\_MD5\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_HASH\_MD5\_Start\_IT (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer)

Function Description Initializes the HASH peripheral in MD5 mode then processes

pInBuffer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

pOutBuffer: Pointer to the Output buffer (hashed buffer).

• **Size**: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 16 bytes.

Return values • HAL status

Notes • None.

#### 20.2.11.2 HAL\_HASH\_SHA1\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_HASH\_SHA1\_Start\_IT (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer)

Function Description Initializes the HASH peripheral in SHA1 mode then processes

pInBuffer.

• hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

pInBuffer: Pointer to the input buffer (buffer to be hashed).
Size: Length of the input buffer in bytes. If the Size is not

multiple of 64 bytes, the padding is managed by hardware.

**pOutBuffer:** Pointer to the computed digest. Its size must

be 20 bytes.

Return values • HAL status

Notes 

None.

## 20.2.11.3 HAL\_HASH\_IRQHandler

**Parameters** 

Function Name void HAL\_HASH\_IRQHandler ( HASH\_HandleTypeDef \*

hhash)

Function Description This function handles HASH interrupt request.

This fallotion hardies the form the frequest.

 hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values 

None.

Notes 

None.

## 20.2.12 HASH processing functions using DMA mode

## 20.2.12.1 HAL\_HASH\_MD5\_Start\_DMA

Function Name

HAL\_StatusTypeDef HAL\_HASH\_MD5\_Start\_DMA (
HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t
Size)

Function Description

Initializes the HASH peripheral in MD5 mode then enables DMA to control data transfer.

Parameters

• hhash: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module
• plnBuffer: Pointer to the input buffer (buffer to be hashed).
• Size: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

**HAL** status

None.

#### 20.2.12.2 HAL\_HASH\_MD5\_Finish

Return values

Notes

Function Name HAL\_StatusTypeDef HAL\_HASH\_MD5\_Finish (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pOutBuffer, uint32\_t

Timeout)

Function Description Returns the computed digest in MD5 mode.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• **pOutBuffer**: Pointer to the computed digest. Its size must

be 16 bytes.

Timeout : Timeout value

Return values 

• HAL status

Notes • None.

#### 20.2.12.3 HAL\_HASH\_SHA1\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_HASH\_SHA1\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pInBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA1 mode then enables DMA

to control data transfer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

- **plnBuffer:** Pointer to the input buffer (buffer to be hashed).
- Size: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

Return values

**HAL** status

Notes

None.

## 20.2.12.4 HAL HASH SHA1 Finish

HAL StatusTypeDef HAL HASH SHA1 Finish ( **Function Name** 

HASH\_HandleTypeDef \* hhash, uint8\_t \* pOutBuffer, uint32\_t

Timeout)

**Function Description** 

Returns the computed digest in SHA1 mode.

**Parameters** 

**hhash:** pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

Timeout: Timeout value

Return values

**HAL** status

Notes

None.

#### 20.2.13 HASH-MAC (HMAC) processing functions using polling mode

#### 20.2.13.1 HAL\_HMAC\_MD5\_Start

**Function Name** HAL\_StatusTypeDef HAL\_HMAC\_MD5\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8 t \* pOutBuffer, uint32 t Timeout)

**Function Description** Initializes the HASH peripheral in HMAC MD5 mode then

processes plnBuffer.

**Parameters** 

**hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

**plnBuffer:** Pointer to the input buffer (buffer to be hashed).

Size: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

Timeout: Timeout value

Return values • HAL status

Notes 

None.

## 20.2.13.2 HAL\_HMAC\_SHA1\_Start

Function Name HAL\_StatusTypeDef HAL\_HMAC\_SHA1\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in HMAC SHA1 mode then

processes plnBuffer.

• hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

• **plnBuffer**: Pointer to the input buffer (buffer to be hashed).

 Size: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

• **pOutBuffer**: Pointer to the computed digest. Its size must

be 20 bytes.

• Timeout : Timeout value

Return values 

• HAL status

Notes • None.

## 20.2.14 HASH-MAC (HMAC) processing functions using DMA mode

## 20.2.14.1 HAL\_HMAC\_MD5\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_HMAC\_MD5\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in HMAC MD5 mode then enables

DMA to control data transfer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

pInBuffer: Pointer to the input buffer (buffer to be hashed).

• Size: Length of the input buffer in bytes. If the Size is not

57

multiple of 64 bytes, the padding is managed by hardware.

Return values **HAL** status

Notes None.

#### 20.2.14.2 HAL HMAC SHA1 Start DMA

**Function Name** HAL\_StatusTypeDef HAL\_HMAC\_SHA1\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Initializes the HASH peripheral in HMAC SHA1 mode then **Function Description** 

enables DMA to control data transfer.

**Parameters hhash**: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module **plnBuffer:** Pointer to the input buffer (buffer to be hashed).

Size: Length of the input buffer in bytes. If the Size is not

multiple of 64 bytes, the padding is managed by hardware.

Return values **HAL** status

Notes None.

#### 20.2.15 **Peripheral State functions**

#### 20.2.15.1 HAL HASH GetState

HAL\_HASH\_STATETypeDef HAL\_HASH\_GetState ( **Function Name** 

HASH HandleTypeDef \* hhash)

**Function Description** return the HASH state

**hhash:** pointer to a HASH\_HandleTypeDef structure that **Parameters** 

contains the configuration information for HASH module

Return values **HAL** state

**Notes** None.

## 20.3 HASH Firmware driver defines

#### 20.3.1 HASH

**HASH** 

## HASH\_Algorithm\_Mode

- #define: HASH\_AlgoMode\_HASH ((uint32\_t)0x00000000)
   Algorithm is HASH
- #define: HASH\_AlgoMode\_HMAC HASH\_CR\_MODE
  Algorithm is HMAC

#### HASH\_Algo\_Selection

- #define: HASH\_AlgoSelection\_SHA1 ((uint32\_t)0x0000)
   HASH function is SHA1
- #define: HASH\_AlgoSelection\_SHA224 HASH\_CR\_ALGO\_1
  HASH function is SHA224
- #define: HASH\_AlgoSelection\_SHA256 HASH\_CR\_ALGO
   HASH function is SHA256
- #define: HASH\_AlgoSelection\_MD5 HASH\_CR\_ALGO\_0
  HASH function is MD5

#### HASH\_Data\_Type

- #define: HASH\_DATATYPE\_32B ((uint32\_t)0x0000)
   32-bit data. No swapping
- #define: HASH\_DATATYPE\_16B HASH\_CR\_DATATYPE\_0
   16-bit data. Each half word is swapped
- #define: HASH\_DATATYPE\_8B HASH\_CR\_DATATYPE\_1 8-bit data. All bytes are swapped
- #define: HASH\_DATATYPE\_1B HASH\_CR\_DATATYPE

  1-bit data. In the word all bits are swapped

#### HASH flags definition

#define: HASH\_FLAG\_DINIS HASH\_SR\_DINIS

16 locations are free in the DIN: A new block can be entered into the input buffer

#define: HASH\_FLAG\_DCIS HASH\_SR\_DCIS

Digest calculation complete

#define: HASH\_FLAG\_DMAS HASH\_SR\_DMAS

DMA interface is enabled (DMAE=1) or a transfer is ongoing

#define: HASH\_FLAG\_BUSY HASH\_SR\_BUSY

The hash core is Busy: processing a block of data

#define: HASH\_FLAG\_DINNE HASH\_CR\_DINNE

DIN not empty: The input buffer contains at least one word of data

#### HASH\_HMAC\_Long\_key\_only\_for\_HMAC\_mode

#define: HASH\_HMACKeyType\_ShortKey ((uint32\_t)0x00000000)
 HMAC Key is <= 64 bytes</li>

#define: HASH\_HMACKeyType\_LongKey HASH\_CR\_LKEY
 HMAC Key is > 64 bytes

#### HASH\_interrupts\_definition

• #define: HASH\_IT\_DINI HASH\_IMR\_DINIM

A new block can be entered into the input buffer (DIN)

#define: HASH\_IT\_DCI HASH\_IMR\_DCIM

Digest calculation complete

## 21 HAL HASH Extension Driver

## 21.1 HASHEx Firmware driver API description

The following section lists the various functions of the HASHEx library.

#### 21.1.1 How to use this driver

The HASH HAL driver can be used as follows:

- Initialize the HASH low level resources by implementing the HAL\_HASH\_MspInit():
  - a. Enable the HASH interface clock using \_\_HASH\_CLK\_ENABLE()
  - b. In case of using processing APIs based on interrupts (e.g. HAL\_HMACEx\_SHA224\_Start())
    - Configure the HASH interrupt priority using HAL\_NVIC\_SetPriority()
    - Enable the HASH IRQ handler using HAL NVIC EnableIRQ()
    - In HASH IRQ handler, call HAL\_HASH\_IRQHandler()
  - In case of using DMA to control data transfer (e.g. HAL HMACEx SH224 Start DMA())
    - Enable the DMAx interface clock using DMAx CLK ENABLE()
    - Configure and enable one DMA stream one for managing data transfer from memory to peripheral (input stream). Managing data transfer from peripheral to memory can be performed only using CPU
    - Associate the initialized DMA handle to the HASH DMA handle using HAL LINKDMA()
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Stream: HAL\_NVIC\_SetPriority() and HAL\_NVIC\_EnableIRQ()
- 2. Initialize the HASH HAL using HAL\_HASH\_Init(). This function configures mainly:
  - a. The data type: 1-bit, 8-bit, 16-bit and 32-bit.
  - b. For HMAC, the encryption key.
  - c. For HMAC, the key size used for encryption.
- 3. Three processing functions are available:
  - Polling mode: processing APIs are blocking functions i.e. they process the data and wait till the digest computation is finished e.g. HAL HASHEX SHA224 Start()
  - b. Interrupt mode: encryption and decryption APIs are not blocking functions i.e. they process the data under interrupt e.g. HAL\_HASHEx\_SHA224\_Start\_IT()
  - DMA mode: processing APIs are not blocking functions and the CPU is not used for data transfer i.e. the data transfer is ensured by DMA e.g. HAL HASHEX SHA224 Start DMA()
- 4. When the processing function is called at first time after HAL\_HASH\_Init() the HASH peripheral is initialized and processes the buffer in input. After that, the digest computation is started. When processing multi-buffer use the accumulate function to write the data in the peripheral without starting the digest computation. In last buffer use the start function to input the last buffer ans start the digest computation.
  - e.g. HAL\_HASHEx\_SHA224\_Accumulate(): write 1st data buffer in the peripheral without starting the digest computation
  - b. write (n-1)th data buffer in the peripheral without starting the digest computation
  - c. HAL\_HASHEx\_SHA224\_Start(): write (n)th data buffer in the peripheral and start the digest computation
- 5. In HMAC mode, there is no Accumulate API. Only Start API is available.



- 6. In case of using DMA, call the DMA start processing e.g. HAL\_HASHEx\_SHA224\_Start\_DMA(). After that, call the finish function in order to get the digest value e.g. HAL HASHEx\_SHA224\_Finish()
- 7. Call HAL\_HASH\_DeInit() to deinitialize the HASH peripheral.

## 21.1.2 HASH processing using polling mode functions

This section provides functions allowing to calculate in polling mode the hash value using one of the following algorithms:

- SHA224
- SHA256
- HAL\_HASHEx\_SHA224\_Start()
- HAL\_HASHEx\_SHA256\_Start()
- HAL HASHEx SHA224 Accumulate()
- HAL\_HASHEx\_SHA256\_Accumulate()

## 21.1.3 HMAC processing using polling mode functions

This section provides functions allowing to calculate in polling mode the HMAC value using one of the following algorithms:

- SHA224
- SHA256
- HAL\_HMACEx\_SHA224\_Start()
- HAL\_HMACEx\_SHA256\_Start()

## 21.1.4 HASH processing using interrupt functions

This section provides functions allowing to calculate in interrupt mode the hash value using one of the following algorithms:

- SHA224
- SHA256
- HAL\_HASHEx\_SHA224\_Start\_IT()
- HAL\_HASHEx\_SHA256\_Start\_IT()
- HAL\_HASHEx\_IRQHandler()

## 21.1.5 HASH processing using DMA functions

This section provides functions allowing to calculate in DMA mode the hash value using one of the following algorithms:

- SHA224
- SHA256
- HAL HASHEX SHA224 Start DMA()
- HAL\_HASHEx\_SHA224\_Finish()
- HAL\_HASHEx\_SHA256\_Start\_DMA()
- HAL\_HASHEx\_SHA256\_Finish()

## 21.1.6 HMAC processing using DMA functions

This section provides functions allowing to calculate in DMA mode the HMAC value using one of the following algorithms:

- SHA224
- SHA256
- HAL\_HMACEx\_SHA224\_Start\_DMA()
- HAL\_HMACEx\_SHA256\_Start\_DMA()

## 21.1.7 HASH processing functions

#### 21.1.7.1 HAL HASHEX SHA224 Start

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA224\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in SHA224 mode then processes

pInBuffer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

• **pInBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

• **pOutBuffer:** Pointer to the computed digest. Its size must

be 28 bytes.

• Timeout : Specify Timeout value

Return values • HAL status

Notes • None.

#### 21.1.7.2 HAL\_HASHEx\_SHA256\_Start

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA256\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in SHA256 mode then processes

pInBuffer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

pInBuffer: Pointer to the input buffer (buffer to be hashed).

• Size: Length of the input buffer in bytes. If the Size is not

5/

DocID025834 Rev 1

373/865

multiple of 64 bytes, the padding is managed by hardware. **pOutBuffer:** Pointer to the computed digest. Its size must

be 32 bytes.

Timeout : Specify Timeout value

Return values

HAL status

Notes

None.

#### 21.1.7.3 HAL HASHEx SHA224 Accumulate

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA224\_Accumulate (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA224 mode then processes

pInBuffer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

• **plnBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

Return values • HAL status

Notes • None.

## 21.1.7.4 HAL\_HASHEx\_SHA256\_Accumulate

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA256\_Accumulate (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA256 mode then processes

pInBuffer.

Parameters • hhash : pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

plnBuffer: Pointer to the input buffer (buffer to be hashed).

**Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

Return values 

• HAL status

374/865 DocID025834 Rev 1



None.

## 21.1.8 HMAC processing functions using polling mode

#### 21.1.8.1 HAL HMACEx SHA224 Start

Function Name HAL\_StatusTypeDef HAL\_HMACEx\_SHA224\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in HMAC SHA224 mode then

processes plnBuffer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• plnBuffer: Pointer to the input buffer (buffer to be hashed).

• **Size**: Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

Return values • HAL status

Notes 

None.

## 21.1.8.2 HAL HMACEx SHA256 Start

Function Name HAL\_StatusTypeDef HAL\_HMACEx\_SHA256\_Start (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer, uint32\_t Timeout)

Function Description Initializes the HASH peripheral in HMAC SHA256 mode then

processes plnBuffer.

• **hhash:** pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

plnBuffer: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

 pOutBuffer: Pointer to the computed digest. Its size must be 20 bytes.

be 20 bytes

Return values • HAL status



None.

## 21.1.9 HASH processing functions using interrupt mode

#### 21.1.9.1 HAL HASHEX SHA224 Start IT

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA224\_Start\_IT (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer)

Function Description Initializes the HASH peripheral in SHA224 mode then processes

pInBuffer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module

• **pInBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

• **pOutBuffer**: Pointer to the computed digest. Its size must

be 20 bytes.

Return values • HAL status

Notes • None.

## 21.1.9.2 HAL HASHEX SHA256 Start IT

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA256\_Start\_IT (
HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size, uint8\_t \* pOutBuffer)

Function Description Initializes the HASH peripheral in SHA256 mode then processes

pInBuffer.

• **hhash:** pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• **plnBuffer**: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

pOutBuffer: Pointer to the computed digest. Its size must

be 20 bytes.

Return values • HAL status



None.

## 21.1.9.3 HAL\_HASHEx\_IRQHandler

Function Name void HAL\_HASHEx\_IRQHandler ( HASH\_HandleTypeDef \*

hhash)

Function Description This function handles HASH interrupt request.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

Return values • None.

Notes • None.

# 21.1.10 HASH processing functions using DMA mode

## 21.1.10.1 HAL\_HASHEx\_SHA224\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA224\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA224 mode then enables

DMA to control data transfer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• plnBuffer: Pointer to the input buffer (buffer to be hashed).

• Size: Length of the input buffer in bytes. If the Size is not

multiple of 64 bytes, the padding is managed by hardware.

Return values 
• HAL status

Notes 

None.

## 21.1.10.2 HAL\_HASHEx\_SHA224\_Finish



Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA224\_Finish (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pOutBuffer, uint32\_t

Timeout)

Function Description Returns the computed digest in SHA224.

Trotaino tilo compatoa algori in oli inte

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

• **pOutBuffer**: Pointer to the computed digest. Its size must

be 28 bytes.

• Timeout : Timeout value

Return values 

• HAL status

Notes • None.

## 21.1.10.3 HAL\_HASHEx\_SHA256\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA256\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in SHA256 mode then enables

DMA to control data transfer.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module **plnBuffer**: Pointer to the input buffer (buffer to be hashed).

• Size: Length of the input buffer in bytes. If the Size is not

multiple of 64 bytes, the padding is managed by hardware.

Return values 

• HAL status

Notes • None.

#### 21.1.10.4 HAL\_HASHEx\_SHA256\_Finish

Function Name HAL\_StatusTypeDef HAL\_HASHEx\_SHA256\_Finish (

HASH\_HandleTypeDef \* hhash, uint8\_t \* pOutBuffer, uint32\_t

Timeout)

Function Description Returns the computed digest in SHA256.

Parameters • hhash: pointer to a HASH\_HandleTypeDef structure that

378/865 DocID025834 Rev 1



contains the configuration information for HASH module

 pOutBuffer: Pointer to the computed digest. Its size must be 32 bytes.

Timeout : Timeout value

Return values 

• HAL status

Notes • None.

## 21.1.11 HMAC processing functions using DMA mode

#### 21.1.11.1 HAL\_HMACEx\_SHA224\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_HMACEx\_SHA224\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in HMAC SHA224 mode then

enables DMA to control data transfer.

Parameters • hhash : pointer to a HASH\_HandleTypeDef structure that

contains the configuration information for HASH module **pInBuffer**: Pointer to the input buffer (buffer to be hashed).

Size: Length of the input buffer in bytes. If the Size is not

multiple of 64 bytes, the padding is managed by hardware.

Return values • HAL status

Notes 

None.

## 21.1.11.2 HAL HMACEx SHA256 Start DMA

Function Name HAL\_StatusTypeDef HAL\_HMACEx\_SHA256\_Start\_DMA (

HASH\_HandleTypeDef \* hhash, uint8\_t \* plnBuffer, uint32\_t

Size)

Function Description Initializes the HASH peripheral in HMAC SHA256 mode then

enables DMA to control data transfer.

• **hhash**: pointer to a HASH\_HandleTypeDef structure that contains the configuration information for HASH module

plnBuffer: Pointer to the input buffer (buffer to be hashed).

• **Size:** Length of the input buffer in bytes. If the Size is not multiple of 64 bytes, the padding is managed by hardware.

57

DocID025834 Rev 1

379/865

Return values

HAL status

Notes

None.

## 21.2 HASHEx Firmware driver defines

## 21.2.1 HASHEx

HASHEx

## 22 HAL HCD Generic Driver

## 22.1 HCD Firmware driver registers structures

## 22.1.1 HCD\_HandleTypeDef

HCD\_HandleTypeDef is defined in the stm32f4xx\_hal\_hcd.h
Data Fields

- HCD\_TypeDef \* Instance
- HCD\_InitTypeDef Init
- HCD\_HCTypeDef hc
- HAL\_LockTypeDef Lock
- \_\_IO HCD\_StateTypeDef State
- void \* pData

#### **Field Documentation**

- HCD\_TypeDef\* HCD\_HandleTypeDef::Instance
  - Register base address
- HCD\_InitTypeDef HCD\_HandleTypeDef::Init
  - HCD required parameters
- HCD\_HCTypeDef HCD\_HandleTypeDef::hc[15]
  - Host channels parameters
- HAL\_LockTypeDef HCD\_HandleTypeDef::Lock
  - HCD peripheral status
- \_\_IO HCD\_StateTypeDef HCD\_HandleTypeDef::State
  - HCD communication state
- void\* HCD\_HandleTypeDef::pData
  - Pointer Stack Handler

## 22.2 HCD Firmware driver API description

The following section lists the various functions of the HCD library.

#### 22.2.1 How to use this driver

- Declare a HCD\_HandleTypeDef handle structure, for example: HCD\_HandleTypeDef hhcd;
- 2. Fill parameters of Init structure in HCD handle
- 3. Call HAL\_HCD\_Init() API to initialize the HCD peripheral (Core, Host core, ...)
- 4. Initialize the HCD low level resources through the HAL HCD MspInit() API:
  - a. Enable the HCD/USB Low Level interface clock using the following macros
    - \_OTGFS-OTG\_CLK\_ENABLE() or \_\_OTGHS-OTG\_CLK\_ENABLE()

**HAL** HCD Generic Driver

- \_\_OTGHSULPI\_CLK\_ENABLE() For High Speed Mode
- b. Initialize the related GPIO clocks
- c. Configure HCD pin-out
- d. Configure HCD NVIC interrupt
- 5. Associate the Upper USB Host stack to the HAL HCD Driver:
  - a. hhcd.pData = phost;
- 6. Enable HCD transmission and reception:
  - a. HAL\_HCD\_Start();

#### 22.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- HAL HCD Init()
- HAL\_HCD\_HC\_Init()
- HAL\_HCD\_HC\_Halt()
- HAL\_HCD\_DeInit()
- HAL\_HCD\_MspInit()
- HAL HCD MspDeInit()

## 22.2.3 IO operation functions

- HAL\_HCD\_HC\_SubmitRequest()
- HAL\_HCD\_IRQHandler()
- HAL\_HCD\_SOF\_Callback()
- HAL HCD Connect Callback()
- HAL\_HCD\_Disconnect\_Callback()
- HAL\_HCD\_HC\_NotifyURBChange\_Callback()

## 22.2.4 Peripheral Control functions

This subsection provides a set of functions allowing to control the HCD data transfers.

- HAL\_HCD\_Start()
- HAL\_HCD\_Stop()
- HAL\_HCD\_ResetPort()

## 22.2.5 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- HAL\_HCD\_GetState()
- HAL\_HCD\_HC\_GetURBState()
- HAL HCD HC GetXferCount()
- HAL\_HCD\_HC\_GetState()
- HAL\_HCD\_GetCurrentFrame()
- HAL\_HCD\_GetCurrentSpeed()

UM1725 HAL HCD Generic Driver

#### 22.2.6 Initialization and de-initialization functions

#### 22.2.6.1 HAL HCD Init

Function Name HAL\_StatusTypeDef HAL\_HCD\_Init ( HCD\_HandleTypeDef \*

hhcd)

Function Description Initialize the host driver.

Parameters • hhcd : HCD handle

Return values 

• HAL status

Notes • None.

## 22.2.6.2 HAL\_HCD\_HC\_Init

Function Name HAL\_StatusTypeDef HAL\_HCD\_HC\_Init ( HCD\_HandleTypeDef

\* hhcd, uint8\_t ch\_num, uint8\_t epnum, uint8\_t dev\_address,

uint8\_t speed, uint8\_t ep\_type, uint16\_t mps)

**Function Description** 

Initialize a host channel.

**Parameters** 

• hhcd: HCD handle

• **ch\_num**: Channel number. This parameter can be a value

from 1 to 15

• **epnum**: Endpoint number. This parameter can be a value

from 1 to 15

dev\_address: : Current device address This parameter can

be a value from 0 to 255

 speed: Current device speed. This parameter can be one of these values: HCD SPEED HIGH: High speed mode,

HCD\_SPEED\_FULL: Full speed mode, HCD\_SPEED\_LOW:

Low speed mode

• ep\_type: Endpoint Type. This parameter can be one of

these values: EP\_TYPE\_CTRL: Control type,

EP\_TYPE\_ISOC: Isochrounous type, EP\_TYPE\_BULK: Bulk

type, EP\_TYPE\_INTR: Interrupt type

• mps: Max Packet Size. This parameter can be a value from

0 to 32K

Return values

HAL status

Notes

None.

## 22.2.6.3 HAL\_HCD\_HC\_Halt

Function Name HAL\_StatusTypeDef HAL\_HCD\_HC\_Halt (

HCD\_HandleTypeDef \* hhcd, uint8\_t ch\_num)

Function Description Halt a host channel.

Parameters • hhcd : HCD handle

• **ch\_num**: Channel number. This parameter can be a value

from 1 to 15

Return values • HAL status

Notes • None.

## 22.2.6.4 HAL\_HCD\_Delnit

Function Name HAL\_StatusTypeDef HAL\_HCD\_DeInit ( HCD\_HandleTypeDef \*

hhcd)

Function Description Delnitialize the host driver.

Parameters • hhcd : HCD handle

Return values • HAL status

Notes • None.

## 22.2.6.5 HAL\_HCD\_MspInit

Function Name void HAL\_HCD\_MspInit ( HCD\_HandleTypeDef \* hhcd)

Function Description Initializes the HCD MSP.

Parameters • hhcd : HCD handle

Return values • None.

Notes • None.

## 22.2.6.6 HAL\_HCD\_MspDeInit

Function Name void HAL\_HCD\_MspDeInit ( HCD\_HandleTypeDef \* hhcd)

Function Description Delnitializes HCD MSP.

Parameters • hhcd : HCD handle

Return values

None.

Notes

None.

## 22.2.7 IO operation functions

## 22.2.7.1 HAL\_HCD\_HC\_SubmitRequest

Function Name HAL\_StatusTypeDef HAL\_HCD\_HC\_SubmitRequest (

HCD\_HandleTypeDef \* hhcd, uint8\_t pipe, uint8\_t direction,
uint8\_t ep\_type, uint8\_t token, uint8\_t \* pbuff, uint16\_t length,

uint8\_t do\_ping)

Function Description

Submit a new URB for processing.

**Parameters** 

hhcd: HCD handle

• **ch\_num**: Channel number. This parameter can be a value

from 1 to 15

• direction: Channel number. This parameter can be one of

these values: 0 : Output / 1 : Input

• ep\_type: Endpoint Type. This parameter can be one of

these values: EP\_TYPE\_CTRL: Control type/

EP TYPE ISOC: Isochrounous type/ EP TYPE BULK: Bulk

type/ EP\_TYPE\_INTR: Interrupt type/

• token: Endpoint Type. This parameter can be one of these

values: 0: HC\_PID\_SETUP / 1: HC\_PID\_DATA1

pbuff: pointer to URB data

• length: Length of URB data

do\_ping: activate do ping protocol (for high speed only).

This parameter can be one of these values: 0 : do ping

inactive / 1 : do ping active

Return values 

• HAL status

Notes • None.

## 22.2.7.2 HAL\_HCD\_IRQHandler

Function Name void HAL\_HCD\_IRQHandler ( HCD\_HandleTypeDef \* hhcd)

Function Description This function handles HCD interrupt request.

Parameters • hhcd : HCD handle

Return values • None.

Notes • None.

## 22.2.7.3 HAL\_HCD\_SOF\_Callback

Function Name void HAL\_HCD\_SOF\_Callback ( HCD\_HandleTypeDef \* hhcd)

Function Description SOF callback.

Parameters • hhcd : HCD handle

Return values • None.
Notes • None.

## 22.2.7.4 HAL\_HCD\_Connect\_Callback

Function Name void HAL\_HCD\_Connect\_Callback ( HCD\_HandleTypeDef \*

hhcd)

Function Description Connexion Event callback.

Parameters • hhcd : HCD handle

Return values • None.

Notes • None.

## 22.2.7.5 HAL\_HCD\_Disconnect\_Callback



Function Name void HAL\_HCD\_Disconnect\_Callback ( HCD\_HandleTypeDef \*

hhcd)

Function Description Disonnexion Event callback.

Parameters • hhcd : HCD handle

Return values

None.

Notes

None.

## 22.2.7.6 HAL\_HCD\_HC\_NotifyURBChange\_Callback

Function Name void HAL\_HCD\_HC\_NotifyURBChange\_Callback (

HCD\_HandleTypeDef \* hhcd, uint8\_t chnum,

**HCD\_URBStateTypeDef urb\_state)** 

**Function Description** 

Notify URB state change callback.

**Parameters** 

hhcd: HCD handle

• **chnum**: Channel number. This parameter can be a value

from 1 to 15

urb\_state: This parameter can be one of these values:
 URB\_DOME/LIBB\_NOTREADY/LIBB\_NYET/
 URB\_DOME/LIBB\_NOTREADY/LIBB\_NYET/

URB\_IDLE/ URB\_DONE/ URB\_NOTREADY/ URB\_NYET/

URB\_ERROR/ URB\_STALL/

Return values

None.

Notes

None.

## 22.2.8 Peripheral Control functions

## 22.2.8.1 HAL\_HCD\_Start

Function Name HAL\_StatusTypeDef HAL\_HCD\_Start ( HCD\_HandleTypeDef \*

hhcd)

Function Description Start the host driver.

Parameters • hhcd : HCD handle

Return values 

• HAL status

Notes • None.

HAL HCD Generic Driver UM1725

## 22.2.8.2 HAL\_HCD\_Stop

Function Name HAL\_StatusTypeDef HAL\_HCD\_Stop ( HCD\_HandleTypeDef \*

hhcd)

Function Description Stop the host driver.

Parameters • hhcd : HCD handle

Return values 

• HAL status

Notes • None.

## 22.2.8.3 HAL\_HCD\_ResetPort

Function Name HAL\_StatusTypeDef HAL\_HCD\_ResetPort (

HCD\_HandleTypeDef \* hhcd)

Function Description Reset the host port.

Parameters • hhcd : HCD handle

Return values • HAL status

Notes • None.

## 22.2.9 Peripheral State functions

## 22.2.9.1 HAL\_HCD\_GetState

Function Name HCD\_StateTypeDef HAL\_HCD\_GetState (

HCD\_HandleTypeDef \* hhcd)

Function Description Return the HCD state.

Parameters • hhcd : HCD handle

Return values 

• HAL state

388/865 DocID025834 Rev 1



None.

## 22.2.9.2 HAL\_HCD\_HC\_GetURBState

Function Name HCD\_URBStateTypeDef HAL\_HCD\_HC\_GetURBState (

HCD\_HandleTypeDef \* hhcd, uint8\_t chnum)

Function Description Return URB state for a channel.

Parameters • hhcd : HCD handle

• **chnum**: Channel number. This parameter can be a value

from 1 to 15

Return values • URB state. This parameter can be one of these values:

URB\_IDLE/ URB\_DONE/ URB\_NOTREADY/ URB\_NYET/

URB\_ERROR/ URB\_STALL

Notes • None.

## 22.2.9.3 HAL\_HCD\_HC\_GetXferCount

Function Name uint32\_t HAL\_HCD\_HC\_GetXferCount ( HCD\_HandleTypeDef \*

hhcd, uint8\_t chnum)

Function Description Return the last host transfer size.

Parameters • hhcd : HCD handle

• **chnum**: Channel number. This parameter can be a value

from 1 to 15

Return values • last transfer size in byte

Notes • None.

#### 22.2.9.4 HAL\_HCD\_HC\_GetState

Function Name HCD\_HCStateTypeDef HAL\_HCD\_HC\_GetState (



HAL HCD Generic Driver UM1725

HCD\_HandleTypeDef \* hhcd, uint8\_t chnum)

Function Description Return the Host Channel state.

Parameters • hhcd : HCD handle

• **chnum**: Channel number. This parameter can be a value

from 1 to 15

Return values 
• Host channel state This parameter can be one of the

these values: HC\_IDLE/ HC\_XFRC/ HC\_HALTED/ HC\_NYET/ HC\_NAK/ HC\_STALL/ HC\_XACTERR/

HC\_BBLERR/ HC\_DATATGLERR/

Notes • None.

## 22.2.9.5 HAL\_HCD\_GetCurrentFrame

Function Name uint32\_t HAL\_HCD\_GetCurrentFrame ( HCD\_HandleTypeDef \*

hhcd)

Function Description Return the current Host frame number.

Parameters • hhcd : HCD handle

Return values • Current Host frame number

Notes 

None.

## 22.2.9.6 HAL\_HCD\_GetCurrentSpeed

Function Name uint32\_t HAL\_HCD\_GetCurrentSpeed ( HCD\_HandleTypeDef \*

hhcd)

Function Description Return the Host enumeration speed.

Parameters
• hhcd : HCD handle
Return values
• Enumeration speed

Notes • None.

## 22.3 HCD Firmware driver defines

## 22.3.1 HCD

HCD

## HCD\_PHY\_Module

• #define: HCD\_PHY\_ULPI 1

• #define: HCD\_PHY\_EMBEDDED 2

## HCD\_Speed

#define: HCD\_SPEED\_HIGH 0

• #define: **HCD\_SPEED\_LOW 2** 

• #define: **HCD\_SPEED\_FULL 3** 

HAL I2C Generic Driver UM1725

## 23 HAL I2C Generic Driver

## 23.1 I2C Firmware driver registers structures

## 23.1.1 I2C\_HandleTypeDef

I2C\_HandleTypeDef is defined in the stm32f4xx\_hal\_i2c.h
Data Fields

- I2C\_TypeDef \* Instance
- I2C\_InitTypeDef Init
- uint8 t \* pBuffPtr
- uint16 t XferSize
- \_\_IO uint16\_t XferCount
- DMA\_HandleTypeDef \* hdmatx
- DMA HandleTypeDef \* hdmarx
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_I2C\_StateTypeDef State
- \_\_IO HAL\_I2C\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- I2C\_TypeDef\* I2C\_HandleTypeDef::Instance
  - I2C registers base address
- I2C\_InitTypeDef I2C\_HandleTypeDef::Init
  - I2C communication parameters
- uint8\_t\* l2C\_HandleTypeDef::pBuffPtr
  - Pointer to I2C transfer buffer
- uint16\_t I2C\_HandleTypeDef::XferSize
  - I2C transfer size
- \_\_IO uint16\_t l2C\_HandleTypeDef::XferCount
  - I2C transfer counter
- DMA HandleTypeDef\* I2C HandleTypeDef::hdmatx
  - I2C Tx DMA handle parameters
- DMA\_HandleTypeDef\* I2C\_HandleTypeDef::hdmarx
  - I2C Rx DMA handle parameters
- HAL\_LockTypeDef I2C\_HandleTypeDef::Lock
  - I2C locking object
- \_\_IO HAL\_I2C\_StateTypeDef I2C\_HandleTypeDef::State
  - I2C communication state
- \_\_IO HAL\_I2C\_ErrorTypeDef I2C\_HandleTypeDef::ErrorCode

## 23.1.2 I2C\_InitTypeDef

I2C\_InitTypeDef is defined in the stm32f4xx\_hal\_i2c.h
Data Fields

392/865 DocID025834 Rev 1



UM1725 HAL I2C Generic Driver

- uint32\_t ClockSpeed
- uint32\_t DutyCycle
- uint32\_t OwnAddress1
- uint32 t AddressingMode
- uint32 t DualAddressMode
- uint32 t OwnAddress2
- uint32 t GeneralCallMode
- uint32\_t NoStretchMode

#### **Field Documentation**

## uint32\_t I2C\_InitTypeDef::ClockSpeed

 Specifies the clock frequency. This parameter must be set to a value lower than 400kHz

## uint32\_t l2C\_InitTypeDef::DutyCycle

Specifies the I2C fast mode duty cycle. This parameter can be a value of
 I2C duty cycle in fast mode

#### uint32\_t l2C\_InitTypeDef::OwnAddress1

 Specifies the first device own address. This parameter can be a 7-bit or 10-bit address.

#### uint32\_t l2C\_InitTypeDef::AddressingMode

Specifies if 7-bit or 10-bit addressing mode is selected. This parameter can be a value of I2C\_addressing\_mode

## uint32\_t l2C\_InitTypeDef::DualAddressMode

 Specifies if dual addressing mode is selected. This parameter can be a value of I2C\_dual\_addressing\_mode

## • uint32\_t l2C\_InitTypeDef::OwnAddress2

Specifies the second device own address if dual addressing mode is selected
 This parameter can be a 7-bit address.

#### • uint32\_t l2C\_InitTypeDef::GeneralCallMode

 Specifies if general call mode is selected. This parameter can be a value of I2C\_general\_call\_addressing\_mode

#### uint32 t I2C InitTypeDef::NoStretchMode

 Specifies if nostretch mode is selected. This parameter can be a value of I2C\_nostretch\_mode

## 23.1.3 I2C\_TypeDef

I2C\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_t CR1
- IO uint32 t CR2
- \_\_IO uint32\_t OAR1
- \_\_IO uint32\_t OAR2
- \_\_IO uint32\_t DR
- IO uint32 t SR1

HAL I2C Generic Driver UM1725

- \_\_IO uint32\_t SR2
- IO uint32 t CCR
- \_\_IO uint32\_t TRISE
- \_\_IO uint32\_t FLTR

#### **Field Documentation**

\_\_IO uint32\_t I2C\_TypeDef::CR1 I2C Control register 1, Address offset: 0x00 IO uint32 t I2C TypeDef::CR2 I2C Control register 2, Address offset: 0x04 \_\_IO uint32\_t I2C\_TypeDef::OAR1 I2C Own address register 1, Address offset: 0x08 \_\_IO uint32\_t I2C\_TypeDef::OAR2 I2C Own address register 2, Address offset: 0x0C \_\_IO uint32\_t I2C\_TypeDef::DR I2C Data register, Address offset: 0x10 IO uint32 t I2C TypeDef::SR1 I2C Status register 1, Address offset: 0x14 \_\_IO uint32\_t I2C\_TypeDef::SR2 I2C Status register 2, Address offset: 0x18 IO uint32 t I2C TypeDef::CCR I2C Clock control register, Address offset: 0x1C \_\_IO uint32\_t I2C\_TypeDef::TRISE I2C TRISE register, Address offset: 0x20 IO uint32\_t I2C\_TypeDef::FLTR

# 23.2 I2C Firmware driver API description

The following section lists the various functions of the I2C library.

I2C FLTR register, Address offset: 0x24

#### 23.2.1 How to use this driver

The I2C HAL driver can be used as follows:

- Declare a I2C\_HandleTypeDef handle structure, for example: I2C\_HandleTypeDef hi2c;
- 2. Initialize the I2C low level resources by implement the HAL\_I2C\_MspInit() API:
  - a. Enable the I2Cx interface clock
  - b. I2C pins configuration
    - Enable the clock for the I2C GPIOs
    - Configure I2C pins as alternate function open-drain
  - c. NVIC configuration if you need to use interrupt process
    - Configure the I2Cx interrupt priority
    - Enable the NVIC I2C IRQ Channel
  - d. DMA Configuration if you need to use DMA process
    - Declare a DMA\_HandleTypeDef handle structure for the transmit or receive stream
    - Enable the DMAx interface clock using



UM1725 HAL I2C Generic Driver

- Configure the DMA handle parameters
- Configure the DMA Tx or Rx Stream
- Associate the initialized DMA handle to the hi2c DMA Tx or Rx handle
- Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx or Rx Stream
- Configure the Communication Speed, Duty cycle, Addressing mode, Own Address1, Dual Addressing mode, Own Address2, General call and Nostretch mode in the hi2c Init structure.
- 4. Initialize the I2C registers by calling the HAL\_I2C\_Init(), configures also the low level Hardware (GPIO, CLOCK, NVIC...etc) by calling the customed HAL I2C MspInit(&hi2c) API.
- 5. To check if target device is ready for communication, use the function HAL\_I2C\_IsDeviceReady()
- 6. For I2C IO and IO MEM operations, three operation modes are available within this driver :

## Polling mode IO operation

- Transmit in master mode an amount of data in blocking mode using HAL\_I2C\_Master\_Transmit()
- Receive in master mode an amount of data in blocking mode using HAL\_I2C\_Master\_Receive()
- Transmit in slave mode an amount of data in blocking mode using HAL\_I2C\_Slave\_Transmit()
- Receive in slave mode an amount of data in blocking mode using HAL I2C Slave Receive()

#### Polling mode IO MEM operation

- Write an amount of data in blocking mode to a specific memory address using HAL\_I2C\_Mem\_Write()
- Read an amount of data in blocking mode from a specific memory address using HAL\_I2C\_Mem\_Read()

#### Interrupt mode IO operation

- Transmit in master mode an amount of data in non blocking mode using HAL\_I2C\_Master\_Transmit\_IT()
- At transmission end of transfer HAL\_I2C\_MasterTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MasterTxCpltCallback
- Receive in master mode an amount of data in non blocking mode using HAL\_I2C\_Master\_Receive\_IT()
- At reception end of transfer HAL\_I2C\_MasterRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MasterRxCpltCallback
- Transmit in slave mode an amount of data in non blocking mode using HAL\_I2C\_Slave\_Transmit\_IT()
- At transmission end of transfer HAL\_I2C\_SlaveTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_SlaveTxCpltCallback



HAL I2C Generic Driver UM1725

 Receive in slave mode an amount of data in non blocking mode using HAL I2C Slave Receive IT()

- At reception end of transfer HAL\_I2C\_SlaveRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_SlaveRxCpltCallback
- In case of transfer Error, HAL\_I2C\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2C\_ErrorCallback

#### Interrupt mode IO MEM operation

- Write an amount of data in no-blocking mode with Interrupt to a specific memory address using HAL\_I2C\_Mem\_Write\_IT()
- At MEM end of write transfer HAL\_I2C\_MemTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MemTxCpltCallback
- Read an amount of data in no-blocking mode with Interrupt from a specific memory address using HAL\_I2C\_Mem\_Read\_IT()
- At MEM end of read transfer HAL\_I2C\_MemRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MemRxCpltCallback
- In case of transfer Error, HAL\_I2C\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2C\_ErrorCallback

## **DMA mode IO operation**

- Transmit in master mode an amount of data in non blocking mode (DMA) using HAL I2C Master Transmit DMA()
- At transmission end of transfer HAL\_I2C\_MasterTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MasterTxCpltCallback
- Receive in master mode an amount of data in non blocking mode (DMA) using HAL\_I2C\_Master\_Receive\_DMA()
- At reception end of transfer HAL\_I2C\_MasterRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MasterRxCpltCallback
- Transmit in slave mode an amount of data in non blocking mode (DMA) using HAL\_I2C\_Slave\_Transmit\_DMA()
- At transmission end of transfer HAL\_I2C\_SlaveTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_SlaveTxCpltCallback
- Receive in slave mode an amount of data in non blocking mode (DMA) using HAL\_I2C\_Slave\_Receive\_DMA()
- At reception end of transfer HAL\_I2C\_SlaveRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_SlaveRxCpltCallback
- In case of transfer Error, HAL\_I2C\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2C\_ErrorCallback

#### **DMA mode IO MEM operation**

- Write an amount of data in no-blocking mode with DMA to a specific memory address using HAL\_I2C\_Mem\_Write\_DMA()
- At MEM end of write transfer HAL\_I2C\_MemTxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MemTxCpltCallback

 Read an amount of data in no-blocking mode with DMA from a specific memory address using HAL\_I2C\_Mem\_Read\_DMA()

- At MEM end of read transfer HAL\_I2C\_MemRxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2C\_MemRxCpltCallback
- In case of transfer Error, HAL\_I2C\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL I2C ErrorCallback

#### **I2C HAL driver macros list**

Below the list of most used macros in I2C HAL driver.

- \_\_HAL\_I2C\_ENABLE: Enable the I2C peripheral
- \_\_HAL\_I2C\_DISABLE: Disable the I2C peripheral
- HAL I2C GET FLAG: Checks whether the specified I2C flag is set or not
- \_\_HAL\_I2C\_CLEAR\_FLAG : Clear the specified I2C pending flag
- \_\_HAL\_I2C\_ENABLE\_IT: Enable the specified I2C interrupt
- HAL I2C DISABLE IT: Disable the specified I2C interrupt



You can refer to the I2C HAL driver header file for more useful macros

#### 23.2.2 Initialization and de-initialization functions

This subsection provides a set of functions allowing to initialize and de-initialiaze the I2Cx peripheral:

- User must Implement HAL\_I2C\_MspInit() function in which he configures all related peripherals resources (CLOCK, GPIO, DMA, IT and NVIC).
- Call the function HAL\_I2C\_Init() to configure the selected device with the selected configuration:
  - Communication Speed
  - Duty cycle
  - Addressing mode
  - Own Address 1
  - Dual Addressing mode
  - Own Address 2
  - General call mode
  - Nostretch mode
- Call the function HAL\_I2C\_Delnit() to restore the default configuration of the selected I2Cx periperal.
- HAL\_I2C\_Init()
- HAL\_I2C\_DeInit()
- HAL\_I2C\_MspInit()
- HAL\_I2C\_MspDeInit()

# 23.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the I2C data transfers.

There are two modes of transfer:



- Blocking mode: The communication is performed in the polling mode. The status of all data processing is returned by the same function after finishing transfer.
- No-Blocking mode: The communication is performed using Interrupts or DMA.
   These functions return the status of the transfer startup. The end of the data processing will be indicated through the dedicated I2C IRQ when using Interrupt mode or the DMA IRQ when using DMA mode.
- 2. Blocking mode functions are:
  - HAL\_I2C\_Master\_Transmit()
  - HAL\_I2C\_Master\_Receive()
  - HAL\_I2C\_Slave\_Transmit()
  - HAL\_I2C\_Slave\_Receive()
  - HAL\_I2C\_Mem\_Write()
  - HAL\_I2C\_Mem\_Read()
  - HAL I2C IsDeviceReady()
- 3. No-Blocking mode functions with Interrupt are:
  - HAL\_I2C\_Master\_Transmit\_IT()
  - HAL\_I2C\_Master\_Receive\_IT()
  - HAL\_I2C\_Slave\_Transmit\_IT()
  - HAL\_I2C\_Slave\_Receive\_IT()
  - HAL I2C Mem Write IT()
  - HAL\_I2C\_Mem\_Read\_IT()
- 4. No-Blocking mode functions with DMA are:
  - HAL\_I2C\_Master\_Transmit\_DMA()
  - HAL\_I2C\_Master\_Receive\_DMA()
  - HAL\_I2C\_Slave\_Transmit\_DMA()
  - HAL\_I2C\_Slave\_Receive\_DMA()
  - HAL\_I2C\_Mem\_Write\_DMA()
  - HAL I2C Mem Read DMA()
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_I2C\_MemTxCpltCallback()
  - HAL\_I2C\_MemRxCpltCallback()
  - HAL I2C MasterTxCpltCallback()
  - HAL\_I2C\_MasterRxCpltCallback()
  - HAL\_I2C\_SlaveTxCpltCallback()
  - HAL I2C SlaveRxCpltCallback()
  - HAL\_I2C\_ErrorCallback()
- HAL\_I2C\_Master\_Transmit()
- HAL\_I2C\_Master\_Receive()
- HAL\_I2C\_Slave\_Transmit()
- HAL\_I2C\_Slave\_Receive()
- HAL\_I2C\_Master\_Transmit\_IT()
- HAL I2C Master Receive IT()
- HAL\_I2C\_Slave\_Transmit\_IT()
- HAL\_I2C\_Slave\_Receive\_IT()
- HAL\_I2C\_Master\_Transmit\_DMA()
- HAL\_I2C\_Master\_Receive\_DMA()
- HAL\_I2C\_Slave\_Transmit\_DMA()
- HAL I2C Slave Receive DMA()
- HAL\_I2C\_Mem\_Write()
- HAL\_I2C\_Mem\_Read()
- HAL I2C Mem Write IT()
- HAL\_I2C\_Mem\_Read\_IT()

- HAL\_I2C\_Mem\_Write\_DMA()
- HAL\_I2C\_Mem\_Read\_DMA()
- HAL\_I2C\_IsDeviceReady()
- HAL\_I2C\_EV\_IRQHandler()
- HAL\_I2C\_ER\_IRQHandler()
- HAL\_I2C\_MasterTxCpltCallback()
- HAL\_I2C\_MasterRxCpltCallback()
- HAL\_I2C\_SlaveTxCpltCallback()
- HAL\_I2C\_SlaveRxCpltCallback()
- HAL I2C MemTxCpltCallback()
- HAL\_I2C\_MemRxCpltCallback()
- HAL\_I2C\_ErrorCallback()

# 23.2.4 Peripheral State and Errors functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- HAL I2C GetState()
- HAL\_I2C\_GetError()

#### 23.2.5 Initialization and de-initialization functions

#### 23.2.5.1 HAL\_I2C\_Init

Function Name HAL\_StatusTypeDef HAL\_I2C\_Init ( I2C\_HandleTypeDef \*

hi2c)

Function Description Initializes the I2C according to the specified parameters in the

I2C\_InitTypeDef and create the associated handle.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values 

• HAL status

Notes • None.

#### 23.2.5.2 HAL I2C Delnit

Function Name HAL\_StatusTypeDef HAL\_I2C\_DeInit ( I2C\_HandleTypeDef \*

hi2c)

Function Description

DeInitializes the I2C peripheral.

Parameters

 hi2c: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values 

• HAL status

Notes • None.

### 23.2.5.3 HAL\_I2C\_MspInit

Function Name void HAL\_I2C\_MspInit ( I2C\_HandleTypeDef \* hi2c)

Function Description I2C MSP Init.

• hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values

None.

None.

# 23.2.5.4 HAL\_I2C\_MspDeInit

Function Name void HAL\_I2C\_MspDeInit ( I2C\_HandleTypeDef \* hi2c)

Function Description I2C MSP DeInit.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values • None.

Notes • None.

# 23.2.6 IO operation functions

### 23.2.6.1 HAL\_I2C\_Master\_Transmit

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Transmit (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size, uint32\_t Timeout)

400/865 DocID025834 Rev 1



**Function Description** 

Transmits in master mode an amount of data in blocking mode.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

• **DevAddress**: Target device address

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values 

• HAL status

Notes • None.

## 23.2.6.2 HAL\_I2C\_Master\_Receive

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Receive (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size, uint32\_t Timeout)

**Function Description** 

Receives in master mode an amount of data in blocking mode.

**Parameters** 

hi2c: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device address

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values

HAL status

Notes

None.

### 23.2.6.3 HAL\_I2C\_Slave\_Transmit

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Transmit (

I2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size,

uint32 t Timeout)

**Function Description** 

Transmits in slave mode an amount of data in blocking mode.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

pData : Pointer to data bufferSize : Amount of data to be sent

• Timeout : Timeout duration

Return values 

• HAL status

Notes • None.

#### 23.2.6.4 HAL I2C Slave Receive

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Receive (

I2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size,

uint32\_t Timeout)

Function Description

**Parameters** 

Receive in slave mode an amount of data in blocking mode.

 hi2c: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values

HAL status

Notes

None.

# 23.2.6.5 HAL\_I2C\_Master\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Transmit\_IT (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size)

Function Description Transmit in master mode an amount of data in no-blocking mode

with Interrupt.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device address

pData: Pointer to data buffer
 Size: Amount of data to be seen

• Size: Amount of data to be sent

Return values 

• HAL status

Notes • None.

## 23.2.6.6 HAL\_I2C\_Master\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Receive\_IT (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size)

Function Description Receive in master mode an amount of data in no-blocking mode

with Interrupt.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

• **DevAddress**: Target device address

pData : Pointer to data bufferSize : Amount of data to be sent

Return values • HAL status

Notes • None.

## 23.2.6.7 HAL\_I2C\_Slave\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Transmit\_IT (

l2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size)

Function Description Transmit in slave mode an amount of data in no-blocking mode

with Interrupt.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

• **pData**: Pointer to data buffer

• Size: Amount of data to be sent

Return values 

• HAL status

Notes • None.

#### 23.2.6.8 HAL\_I2C\_Slave\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Receive\_IT (

I2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size)

Function Description Receive in slave mode an amount of data in no-blocking mode

with Interrupt.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

pData : Pointer to data bufferSize : Amount of data to be sent

Return values • HAL status

Notes • None.

## 23.2.6.9 HAL\_I2C\_Master\_Transmit\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Transmit\_DMA (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size)

Function Description Transmit in master mode an amount of data in no-blocking mode

with DMA.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

• **DevAddress**: Target device address

pData : Pointer to data bufferSize : Amount of data to be sent

Return values • HAL status

Notes • None.

#### 23.2.6.10 HAL\_I2C\_Master\_Receive\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Master\_Receive\_DMA (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint8\_t \*

pData, uint16\_t Size)

Function Description Receive in master mode an amount of data in no-blocking mode

with DMA.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

• **DevAddress**: Target device address

404/865 DocID025834 Rev 1



pData : Pointer to data bufferSize : Amount of data to be sent

Return values 

• HAL status

Notes 

None.

#### 23.2.6.11 HAL I2C Slave Transmit DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Transmit\_DMA (

I2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size)

Function Description Transmit in slave mode an amount of data in no-blocking mode

with DMA.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

pData : Pointer to data bufferSize : Amount of data to be sent

Return values 

• HAL status

Notes • None.

# 23.2.6.12 HAL\_I2C\_Slave\_Receive\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Slave\_Receive\_DMA (
I2C\_HandleTypeDef \* hi2c, uint8\_t \* pData, uint16\_t Size)

Function Description Receive in slave mode an amount of data in no-blocking mode

with DMA.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

pData : Pointer to data bufferSize : Amount of data to be sent

Return values 

• HAL status

Notes • None.

#### 23.2.6.13 HAL I2C Mem Write

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Write (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size, uint32 t Timeout)

Function Description

Write an amount of data in blocking mode to a specific memory

address.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress: Target device address
 MemAddress: Internal memory address

MemAddSize: Size of internal memory address

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values

HAL status

Notes

None.

### 23.2.6.14 HAL\_I2C\_Mem\_Read

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Read (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size, uint32\_t Timeout)

**Function Description** 

Read an amount of data in blocking mode from a specific memory

address.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress: Target device address
MemAddress: Internal memory address
MemAddSize: Size of internal memory a

MemAddSize: Size of internal memory address

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values •

HAL status

Notes

None.

## 23.2.6.15 HAL\_I2C\_Mem\_Write\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Write\_IT (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size)

Function Description Wr

Write an amount of data in no-blocking mode with Interrupt to a

specific memory address.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device addressMemAddress : Internal memory address

MemAddSize: Size of internal memory address

pData : Pointer to data bufferSize : Amount of data to be sent

Return values

HAL status

Notes

None.

### 23.2.6.16 HAL\_I2C\_Mem\_Read\_IT

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Read\_IT (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size)

**Function Description** 

Read an amount of data in no-blocking mode with Interrupt from a

specific memory address.

**Parameters** 

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device addressMemAddress : Internal memory address

MemAddSize: Size of internal memory address

pData : Pointer to data buffer
Size : Amount of data to be sent

Return values 

• HAL status

Notes • None.

## 23.2.6.17 HAL\_I2C\_Mem\_Write\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Write\_DMA (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size)

Function Description Write an a

Write an amount of data in no-blocking mode with DMA to a

specific memory address.

**HAL** status

Parameters

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device addressMemAddress : Internal memory address

• MemAddSize: Size of internal memory address

pData : Pointer to data bufferSize : Amount of data to be sent

Return values •

Notes 

None.

### 23.2.6.18 HAL\_I2C\_Mem\_Read\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2C\_Mem\_Read\_DMA (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint16\_t
MemAddress, uint16\_t MemAddSize, uint8\_t \* pData, uint16\_t

Size)

**Function Description** 

Reads an amount of data in no-blocking mode with DMA from a

specific memory address.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device addressMemAddress : Internal memory address

MemAddSize: Size of internal memory address

pData : Pointer to data bufferSize : Amount of data to be read

Return values 

• HAL status

Notes • None.

## 23.2.6.19 HAL\_I2C\_IsDeviceReady

Function Name HAL\_StatusTypeDef HAL\_I2C\_IsDeviceReady (

I2C\_HandleTypeDef \* hi2c, uint16\_t DevAddress, uint32\_t

Trials, uint32\_t Timeout)

Function Description Checks if target

Checks if target device is ready for communication.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

DevAddress : Target device address

Trials : Number of trialsTimeout : Timeout duration

Return values 

• HAL status

Notes 

• This function is used with Memory devices

### 23.2.6.20 HAL\_I2C\_EV\_IRQHandler

Function Name void HAL\_I2C\_EV\_IRQHandler ( I2C\_HandleTypeDef \* hi2c)

**Function Description** 

This function handles I2C event interrupt request.

**Parameters** 

**hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values

HAL status

Notes

None.

## 23.2.6.21 HAL\_I2C\_ER\_IRQHandler

Function Name void HAL\_I2C\_ER\_IRQHandler ( I2C\_HandleTypeDef \* hi2c)

**Function Description** 

This function handles I2C error interrupt request.

**Parameters** 

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values •

HAL status



Notes

# 23.2.6.22 HAL\_I2C\_MasterTxCpltCallback

Function Name void HAL\_I2C\_MasterTxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Master Tx Transfer completed callbacks.

None.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values • None.

Notes • None.

# 23.2.6.23 HAL\_I2C\_MasterRxCpltCallback

Function Name void HAL\_I2C\_MasterRxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Master Rx Transfer completed callbacks.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values • None.
Notes • None.

# 23.2.6.24 HAL\_I2C\_SlaveTxCpltCallback

Function Name void HAL\_I2C\_SlaveTxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Slave Tx Transfer completed callbacks.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

410/865 DocID025834 Rev 1



contains the configuration information for I2C module

Return values

None.

Notes

None.

## 23.2.6.25 HAL\_I2C\_SlaveRxCpltCallback

Function Name void HAL\_I2C\_SlaveRxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Slave Rx Transfer completed callbacks.

None.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values • None.

# 23.2.6.26 HAL\_I2C\_MemTxCpltCallback

Notes

Function Name void HAL\_I2C\_MemTxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Memory Tx Transfer completed callbacks.

• **hi2c**: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for I2C module

Return values • None.

Notes • None.

## 23.2.6.27 HAL\_I2C\_MemRxCpltCallback

Function Name void HAL\_I2C\_MemRxCpltCallback ( I2C\_HandleTypeDef \*

hi2c)

Function Description Memory Rx Transfer completed callbacks.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values • None.

Notes 

None.

# 23.2.6.28 HAL\_I2C\_ErrorCallback

Function Name void HAL\_I2C\_ErrorCallback ( I2C\_HandleTypeDef \* hi2c)

Function Description I2C error callbacks.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values • None.

Notes • None.

# 23.2.7 Peripheral State and Errors functions

# 23.2.7.1 HAL\_I2C\_GetState

Function Name HAL\_I2C\_StateTypeDef HAL\_I2C\_GetState (

I2C\_HandleTypeDef \* hi2c)

Function Description Returns the I2C state.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for I2C module

Return values • HAL state

Notes • None.

### 23.2.7.2 HAL\_I2C\_GetError

Function Name uint32\_t HAL\_I2C\_GetError ( I2C\_HandleTypeDef \* hi2c)

Function Description

Return the I2C error code.

**Parameters** 

 hi2c: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for the specified I2C.

Return values

• I2C Error Code

Notes

None.

# 23.3 I2C Firmware driver defines

#### 23.3.1 I2C

I2C

## I2C\_addressing\_mode

- #define: I2C\_ADDRESSINGMODE\_7BIT ((uint32\_t)0x00004000)
- #define: I2C\_ADDRESSINGMODE\_10BIT (I2C\_OAR1\_ADDMODE | ((uint32\_t)0x00004000))

## I2C\_dual\_addressing\_mode

- #define: I2C\_DUALADDRESS\_DISABLED ((uint32\_t)0x00000000)
- #define: I2C\_DUALADDRESS\_ENABLED I2C\_OAR2\_ENDUAL

#### I2C\_duty\_cycle\_in\_fast\_mode

- #define: I2C\_DUTYCYCLE\_2 ((uint32\_t)0x00000000)
- #define: I2C\_DUTYCYCLE\_16\_9 I2C\_CCR\_DUTY

#### I2C\_Flag\_definition

- #define: I2C\_FLAG\_SMBALERT ((uint32\_t)0x00018000)
- #define: I2C\_FLAG\_TIMEOUT ((uint32\_t)0x00014000)
- #define: I2C\_FLAG\_PECERR ((uint32\_t)0x00011000)
- #define: I2C\_FLAG\_OVR ((uint32\_t)0x00010800)
- #define: I2C\_FLAG\_AF ((uint32\_t)0x00010400)
- #define: I2C\_FLAG\_ARLO ((uint32\_t)0x00010200)
- #define: I2C\_FLAG\_BERR ((uint32\_t)0x00010100)
- #define: I2C\_FLAG\_TXE ((uint32\_t)0x00010080)
- #define: I2C\_FLAG\_RXNE ((uint32\_t)0x00010040)
- #define: I2C\_FLAG\_STOPF ((uint32\_t)0x00010010)
- #define: I2C\_FLAG\_ADD10 ((uint32\_t)0x00010008)
- #define: I2C\_FLAG\_BTF ((uint32\_t)0x00010004)

- #define: I2C\_FLAG\_ADDR ((uint32\_t)0x00010002)
- #define: I2C\_FLAG\_SB ((uint32\_t)0x00010001)
- #define: I2C\_FLAG\_DUALF ((uint32\_t)0x00100080)
- #define: I2C\_FLAG\_SMBHOST ((uint32\_t)0x00100040)
- #define: I2C\_FLAG\_SMBDEFAULT ((uint32\_t)0x00100020)
- #define: I2C\_FLAG\_GENCALL ((uint32\_t)0x00100010)
- #define: I2C\_FLAG\_TRA ((uint32\_t)0x00100004)
- #define: I2C\_FLAG\_BUSY ((uint32\_t)0x00100002)
- #define: I2C\_FLAG\_MSL ((uint32\_t)0x00100001)

### I2C\_general\_call\_addressing\_mode

- #define: I2C\_GENERALCALL\_DISABLED ((uint32\_t)0x00000000)
- #define: I2C\_GENERALCALL\_ENABLED I2C\_CR1\_ENGC

# I2C\_Interrupt\_configuration\_definition

• #define: I2C\_IT\_BUF I2C\_CR2\_ITBUFEN

- #define: I2C\_IT\_EVT I2C\_CR2\_ITEVTEN
- #define: I2C\_IT\_ERR I2C\_CR2\_ITERREN

## I2C\_Memory\_Address\_Size

- #define: I2C\_MEMADD\_SIZE\_8BIT ((uint32\_t)0x00000001)
- #define: I2C\_MEMADD\_SIZE\_16BIT ((uint32\_t)0x00000010)

## I2C\_nostretch\_mode

- #define: I2C\_NOSTRETCH\_DISABLED ((uint32\_t)0x00000000)
- #define: I2C\_NOSTRETCH\_ENABLED I2C\_CR1\_NOSTRETCH

# 24 HAL I2C Extension Driver

# 24.1 I2CEx Firmware driver API description

The following section lists the various functions of the I2CEx library.

## 24.1.1 I2C peripheral extension features

Comparing to other previous devices, the I2C interface for STM32F427xx/437xx/429xx/439xx devices contains the following additional features :

- Possibility to disable or enable Analog Noise Filter
- Use of a configured Digital Noise Filter

#### 24.1.2 How to use this driver

This driver provides functions to configure Noise Filter

- Configure I2C Analog noise filter using the function HAL\_I2C\_AnalogFilter\_Config()
- 2. Configure I2C Digital noise filter using the function HAL\_I2C\_DigitalFilter\_Config()

### 24.1.3 Extension features functions

This section provides functions allowing to:

- Configure Noise Filters
- HAL\_I2CEx\_AnalogFilter\_Config()
- HAL\_I2CEx\_DigitalFilter\_Config()

### 24.1.4 Extension features functions

## 24.1.4.1 HAL\_I2CEx\_AnalogFilter\_Config

Function Name HAL\_StatusTypeDef HAL\_I2CEx\_AnalogFilter\_Config (
I2C\_HandleTypeDef \* hi2c, uint32\_t AnalogFilter)

Function Description Configures I2C Analog noise filter.

Parameters • hi2c : pointer to a I2C\_HandleTypeDef structure that

contains the configuration information for the specified I2Cx

peripheral.

• AnalogFilter: new state of the Analog filter.

Return values 

• HAL status

Notes • None.

# 24.1.4.2 HAL\_I2CEx\_DigitalFilter\_Config

Function Name HAL\_StatusTypeDef HAL\_I2CEx\_DigitalFilter\_Config (

I2C\_HandleTypeDef \* hi2c, uint32\_t DigitalFilter)

**Function Description** 

Configures I2C Digital noise filter.

**Parameters** 

 hi2c: pointer to a I2C\_HandleTypeDef structure that contains the configuration information for the specified I2Cx peripheral.

• **DigitalFilter**: Coefficient of digital noise filter between 0x00

and 0x0F.

Return values

HAL status

**Notes** 

None.

# 24.2 I2CEx Firmware driver defines

### 24.2.1 I2CEx

I2CEx

I2CEx\_Analog\_Filter

• #define: I2C\_ANALOGFILTER\_ENABLED ((uint32\_t)0x00000000)

• #define: I2C\_ANALOGFILTER\_DISABLED I2C\_FLTR\_ANOFF

# 25 HAL I2S Generic Driver

# 25.1 I2S Firmware driver registers structures

# 25.1.1 I2S\_HandleTypeDef

I2S\_HandleTypeDef is defined in the stm32f4xx\_hal\_i2s.h
Data Fields

- SPI\_TypeDef \* Instance
- I2S\_InitTypeDef Init
- uint16\_t \* pTxBuffPtr
- \_\_IO uint16\_t TxXferSize
- \_\_IO uint16\_t TxXferCount
- uint16\_t \* pRxBuffPtr
- \_\_IO uint16\_t RxXferSize
- IO uint16 t RxXferCount
- DMA HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- \_\_IO HAL\_LockTypeDef Lock
- IO HAL IOC Ctata Time Def Cta
- \_\_IO HAL\_I2S\_StateTypeDef State
- \_\_IO HAL\_I2S\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- SPI\_TypeDef\* I2S\_HandleTypeDef::Instance
- I2S\_InitTypeDef I2S\_HandleTypeDef::Init
- uint16\_t\* I2S\_HandleTypeDef::pTxBuffPtr
- \_\_IO uint16\_t I2S\_HandleTypeDef::TxXferSize
- \_\_IO uint16\_t I2S\_HandleTypeDef::TxXferCount
- uint16\_t\* I2S\_HandleTypeDef::pRxBuffPtr
- \_\_IO uint16\_t I2S\_HandleTypeDef::RxXferSize
- IO uint16 t I2S HandleTypeDef::RxXferCount
- DMA\_HandleTypeDef\* I2S\_HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* I2S\_HandleTypeDef::hdmarx
- IO HAL LockTypeDef I2S HandleTypeDef::Lock
- \_\_IO HAL\_I2S\_StateTypeDef I2S\_HandleTypeDef::State
- \_\_IO HAL\_I2S\_ErrorTypeDef I2S\_HandleTypeDef::ErrorCode

# 25.1.2 I2S\_InitTypeDef

// I2S\_InitTypeDef is defined in the stm32f4xx\_hal\_i2s.h
Data Fields

uint32 t Mode



- uint32 t Standard
- uint32 t DataFormat
- uint32 t MCLKOutput
- uint32 t AudioFreq
- uint32 t CPOL
- uint32 t ClockSource
- uint32 t FullDuplexMode

#### **Field Documentation**

- uint32 t I2\$ InitTypeDef::Mode
  - Specifies the I2S operating mode. This parameter can be a value of I2S\_Mode
- uint32 t I2S InitTypeDef::Standard
  - Specifies the standard used for the I2S communication. This parameter can be a value of I2S\_Standard
- uint32\_t I2S\_InitTypeDef::DataFormat
  - Specifies the data format for the I2S communication. This parameter can be a value of I2S\_Data\_Format
- uint32\_t I2S\_InitTypeDef::MCLKOutput
  - Specifies whether the I2S MCLK output is enabled or not. This parameter can be a value of I2S\_MCLK\_Output
- uint32\_t I2S\_InitTypeDef::AudioFreq
  - Specifies the frequency selected for the I2S communication. This parameter can be a value of I2S\_Audio\_Frequency
- uint32\_t I2S\_InitTypeDef::CPOL
  - Specifies the idle state of the I2S clock. This parameter can be a value of I2S\_Clock\_Polarity
- uint32\_t l2S\_InitTypeDef::ClockSource
  - Specifies the I2S Clock Source. This parameter can be a value of I2S\_Clock\_Source
- uint32\_t l2S\_InitTypeDef::FullDuplexMode
  - Specifies the I2S FullDuplex mode. This parameter can be a value of I2S\_FullDuplex\_Mode

### 25.1.3 SPI TypeDef

**SPI\_TypeDef** is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t CR1
- IO uint32 t CR2
- \_\_IO uint32\_t SR
- \_\_IO uint32\_t DR
- IO uint32 t CRCPR
- \_\_IO uint32\_t RXCRCR
- IO uint32 t TXCRCR
- IO uint32 t I2SCFGR
- \_\_IO uint32\_t I2SPR

#### **Field Documentation**

\_\_IO uint32\_t SPI\_TypeDef::CR1 SPI control register 1 (not used in I2S mode), Address offset: 0x00 IO uint32 t SPI TypeDef::CR2 SPI control register 2, Address offset: 0x04 \_IO uint32\_t SPI\_TypeDef::SR SPI status register, Address offset: 0x08 \_\_IO uint32\_t SPI\_TypeDef::DR SPI data register, Address offset: 0x0C \_\_IO uint32\_t SPI\_TypeDef::CRCPR SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 IO uint32 t SPI TypeDef::RXCRCR SPI RX CRC register (not used in I2S mode), Address offset: 0x14 \_\_IO uint32\_t SPI\_TypeDef::TXCRCR SPI TX CRC register (not used in I2S mode), Address offset: 0x18 \_IO uint32\_t SPI\_TypeDef::I2SCFGR SPI\_I2S configuration register, Address offset: 0x1C IO uint32\_t SPI\_TypeDef::I2SPR SPI I2S prescaler register, Address offset: 0x20

# 25.2 I2S Firmware driver API description

The following section lists the various functions of the I2S library.

#### 25.2.1 How to use this driver

The I2S HAL driver can be used as follow:

- 1. Declare a I2S\_HandleTypeDef handle structure.
- 2. Initialize the I2S low level resources by implement the HAL I2S MspInit() API:
  - a. Enable the SPIx interface clock.
  - b. I2S pins configuration:
    - Enable the clock for the I2S GPIOs.
    - Configure these I2S pins as alternate function pull-up.
  - NVIC configuration if you need to use interrupt process (HAL\_I2S\_Transmit\_IT() and HAL\_I2S\_Receive\_IT() APIs).
    - Configure the I2Sx interrupt priority.
    - Enable the NVIC I2S IRQ handle.
  - d. DMA Configuration if you need to use DMA process (HAL\_I2S\_Transmit\_DMA() and HAL\_I2S\_Receive\_DMA() APIs:
    - Declare a DMA handle structure for the Tx/Rx stream.
    - Enable the DMAx interface clock.
    - Configure the declared DMA handle structure with the required Tx/Rx parameters.
    - Configure the DMA Tx/Rx Stream.
    - Associate the initilalized DMA handle to the I2S DMA Tx/Rx handle.
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.

3. Program the Mode, Standard, Data Format, MCLK Output, Audio frequency and Polarity using HAL\_I2S\_Init() function. The specific I2S interrupts (Transmission complete interrupt, RXNE interrupt and Error Interrupts) will be managed using the macros \_\_I2S\_ENABLE\_IT() and \_\_I2S\_DISABLE\_IT() inside the transmit and receive process. Make sure that either: I2S PLL is configured or External clock source is configured after setting correctly the define constant EXTERNAL CLOCK VALUE in the stm32f4xx hal conf.h file.

4. Three operation modes are available within this driver:

#### Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_I2S\_Transmit()
- Receive an amount of data in blocking mode using HAL\_I2S\_Receive()

#### Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL\_I2S\_Transmit\_IT()
- At transmission end of half transfer HAL\_I2S\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxHalfCpltCallback
- At transmission end of transfer HAL\_I2S\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL I2S Receive IT()
- At reception end of half transfer HAL\_I2S\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL I2S RxHalfCpltCallback
- At reception end of transfer HAL\_I2S\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_RxCpltCallback
- In case of transfer Error, HAL\_I2S\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2S\_ErrorCallback

#### **DMA mode IO operation**

- Send an amount of data in non blocking mode (DMA) using HAL I2S Transmit DMA()
- At transmission end of half transfer HAL\_I2S\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxHalfCpltCallback
- At transmission end of transfer HAL\_I2S\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL\_I2S\_Receive\_DMA()
- At reception end of half transfer HAL\_I2S\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_RxHalfCpltCallback
- At reception end of transfer HAL\_I2S\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_RxCpltCallback
- In case of transfer Error, HAL\_I2S\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2S\_ErrorCallback
- Pause the DMA Transfer using HAL\_I2S\_DMAPause()
- Resume the DMA Transfer using HAL\_I2S\_DMAResume()



Stop the DMA Transfer using HAL\_I2S\_DMAStop()

#### **I2S HAL driver macros list**

Below the list of most used macros in USART HAL driver.

- \_\_HAL\_I2S\_ENABLE: Enable the specified SPI peripheral (in I2S mode)
- \_\_HAL\_I2S\_DISABLE: Disable the specified SPI peripheral (in I2S mode)
- \_\_HAL\_I2S\_ENABLE\_IT : Enable the specified I2S interrupts
- HAL I2S DISABLE IT : Disable the specified I2S interrupts
- \_\_HAL\_I2S\_GET\_FLAG: Check whether the specified I2S flag is set or not



You can refer to the I2S HAL driver header file for more useful macros

### 25.2.2 Initialization and de-initialization functions

This subsection provides a set of functions allowing to initialize and de-initialiaze the I2Sx peripheral in simplex mode:

- User must Implement HAL\_I2S\_MspInit() function in which he configures all related peripherals resources (CLOCK, GPIO, DMA, IT and NVIC).
- Call the function HAL\_I2S\_Init() to configure the selected device with the selected configuration:
  - Mode
  - Standard
  - Data Format
  - MCLK Output
  - Audio frequency
  - Polarity
  - Full duplex mode
- Call the function HAL\_I2S\_Delnit() to restore the default configuration of the selected I2Sx periperal.
- HAL\_I2S\_Init()
- HAL I2S Delnit()
- HAL I2S MspInit()
- HAL\_I2S\_MspDeInit()

### 25.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the I2S data transfers.

- 1. There are two modes of transfer:
  - Blocking mode: The communication is performed in the polling mode. The status of all data processing is returned by the same function after finishing transfer.
  - No-Blocking mode: The communication is performed using Interrupts or DMA.
    These functions return the status of the transfer startup. The end of the data
    processing will be indicated through the dedicated I2S IRQ when using Interrupt
    mode or the DMA IRQ when using DMA mode.
- 2. Blocking mode functions are:

- HAL\_I2S\_Transmit()
- HAL I2S Receive()
- 3. No-Blocking mode functions with Interrupt are:
  - HAL\_I2S\_Transmit\_IT()
  - HAL I2S Receive IT()
- 4. No-Blocking mode functions with DMA are:
  - HAL\_I2S\_Transmit\_DMA()
  - HAL\_I2S\_Receive\_DMA()
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_I2S\_TxCpltCallback()
  - HAL\_I2S\_RxCpltCallback()
  - HAL I2S ErrorCallback()
- HAL\_I2S\_Transmit()
- HAL\_I2S\_Receive()
- HAL\_I2S\_Transmit\_IT()
- HAL\_I2S\_Receive\_IT()
- HAL\_I2S\_Transmit\_DMA()
- HAL\_I2S\_Receive\_DMA()
- HAL\_I2S\_DMAPause()
- HAL\_I2S\_DMAResume()
- HAL\_I2S\_DMAStop()
- HAL\_I2S\_IRQHandler()
- HAL\_I2S\_TxHalfCpltCallback()
- HAL\_I2S\_TxCpltCallback()
- HAL\_I2S\_RxHalfCpltCallback()
- HAL\_I2S\_RxCpltCallback()
- HAL\_I2S\_ErrorCallback()

### 25.2.4 Peripheral State and Errors functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- HAL\_I2S\_GetState()
- HAL I2S GetError()

#### 25.2.5 Initialization and de-initialization functions

#### 25.2.5.1 HAL I2S Init

Function Name HAL\_StatusTypeDef HAL\_I2S\_Init ( I2S\_HandleTypeDef \*

hi2s)

Function Description Initializes the I2S according to the specified parameters in the

I2S\_InitTypeDef and create the associated handle.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values 

• HAL status

Notes 

None.

#### 25.2.5.2 HAL\_I2S\_DeInit

Function Name HAL\_StatusTypeDef HAL\_I2S\_DeInit ( I2S\_HandleTypeDef \*

hi2s)

Function Description Delnitializes the I2S peripheral.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • HAL status

Notes • None.

### 25.2.5.3 HAL\_I2S\_MspInit

Function Name void HAL\_I2S\_MspInit ( I2S\_HandleTypeDef \* hi2s)

Function Description I2S M

I2S MSP Init.

Parameters

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values

None.

Notes

None.

### 25.2.5.4 HAL\_I2S\_MspDeInit

Function Name void HAL\_I2S\_MspDeInit ( I2S\_HandleTypeDef \* hi2s)

Function Description

I2S MSP Delnit.

Parameters

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values

None.

Notes

None.

# 25.2.6 IO operation functions

### 25.2.6.1 HAL\_I2S\_Transmit

Function Name HAL\_StatusTypeDef HAL\_I2S\_Transmit ( I2S\_HandleTypeDef

\* hi2s, uint16\_t \* pData, uint16\_t Size, uint32\_t Timeout)

Function Description

Transmit an amount of data in blocking mode.

**Parameters** 

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

• **pData**: a 16-bit pointer to data buffer.

• Size: number of data sample to be sent:

**Parameters** 

• Timeout : Timeout duration

Return values

HAL status

Notes

- When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

#### 25.2.6.2 HAL I2S Receive

Function Name HAL\_StatusTypeDef HAL\_I2S\_Receive ( I2S\_HandleTypeDef \*

hi2s, uint16\_t \* pData, uint16\_t Size, uint32\_t Timeout)

**Function Description** 

Receive an amount of data in blocking mode.

**Parameters** 

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

pData: a 16-bit pointer to data buffer.

• Size: number of data sample to be sent:

**Parameters** 

Timeout: Timeout duration

Return values

HAL status

Notes

 When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size

426/865 DocID025834 Rev 1



parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.

- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).
- In I2S Master Receiver mode, just after enabling the peripheral the clock will be generate in continuouse way and as the I2S is not disabled at the end of the I2S transaction.

## 25.2.6.3 HAL\_I2S\_Transmit\_IT

**Function Name** 

HAL\_StatusTypeDef HAL\_I2S\_Transmit\_IT (
<a href="mailto:l2S\_HandleTypeDef">l2S\_HandleTypeDef</a> \* hi2s, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Transmit an amount of data in non-blocking mode with Interrupt.

**Parameters** 

- **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module
- pData: a 16-bit pointer to data buffer.
- Size: number of data sample to be sent:

Return values

Notes

•

HAL status

- When
  - When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
  - The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

### 25.2.6.4 HAL\_I2S\_Receive\_IT

**Function Name** 

HAL\_StatusTypeDef HAL\_I2S\_Receive\_IT (
I2S\_HandleTypeDef \* hi2s, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Receive an amount of data in non-blocking mode with Interrupt.

**Parameters** 

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module



• **pData**: a 16-bit pointer to the Receive data buffer.

Size : number of data sample to be sent:

#### Return values

#### **Notes**

#### HAL status

- When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).
- It is recommended to use DMA for the I2S receiver to avoid de-synchronisation between Master and Slave otherwise the I2S interrupt should be optimized.

# 25.2.6.5 HAL\_I2S\_Transmit\_DMA

**Function Name** 

HAL\_StatusTypeDef HAL\_I2S\_Transmit\_DMA (
I2S\_HandleTypeDef \* hi2s, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Transmit an amount of data in non-blocking mode with DMA.

#### **Parameters**

- **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module
- **pData**: a 16-bit pointer to the Transmit data buffer.
- Size : number of data sample to be sent:

#### Return values

#### **Notes**

#### HAL status

- When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

#### 25.2.6.6 HAL I2S Receive DMA

**Function Description** 

Receive an amount of data in non-blocking mode with DMA.

**Parameters** 

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

pData: a 16-bit pointer to the Receive data buffer.

• Size: number of data sample to be sent:

Return values

HAL status

**Notes** 

 When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.

• The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

#### 25.2.6.7 HAL I2S DMAPause

Function Name HAL\_StatusTypeDef HAL\_I2S\_DMAPause (

I2S HandleTypeDef \* hi2s)

**Function Description** 

Pauses the audio stream playing from the Media.

Parameters

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values

HAL status

Notes

None.

### 25.2.6.8 HAL\_I2S\_DMAResume

Function Name HAL\_StatusTypeDef HAL\_I2S\_DMAResume (

I2S\_HandleTypeDef \* hi2s)

**Function Description** 

Resumes the audio stream playing from the Media.

**Parameters** 

 hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values 

• HAL status

Notes 

None.

## 25.2.6.9 HAL\_I2S\_DMAStop

Function Name HAL\_StatusTypeDef HAL\_I2S\_DMAStop ( I2S\_HandleTypeDef

\* hi2s)

Function Description Resumes the audio stream playing from the Media.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • HAL status

Notes • None.

## 25.2.6.10 HAL\_I2S\_IRQHandler

Function Name void HAL\_I2S\_IRQHandler ( I2S\_HandleTypeDef \* hi2s)

Function Description This function handles I2S interrupt request.

• **hi2s :** pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • None.

Notes • None.

# 25.2.6.11 HAL\_I2S\_TxHalfCpltCallback

Function Name void HAL\_I2S\_TxHalfCpltCallback ( I2S\_HandleTypeDef \*

hi2s)

Function Description Tx Transfer Half completed callbacks.

• hi2s: pointer to a I2S\_HandleTypeDef structure that

430/865 DocID025834 Rev 1

contains the configuration information for I2S module

Return values

None.

Notes

None.

## 25.2.6.12 HAL\_I2S\_TxCpltCallback

Function Name void HAL\_I2S\_TxCpltCallback ( I2S\_HandleTypeDef \* hi2s)

Function Description Tx Transfer completed callbacks.

Parameters • hi2s: pointer to a I2S\_HandleTypeDef structure that

contains the configuration information for I2S module

Return values • None.

Notes • None.

# 25.2.6.13 HAL\_I2S\_RxHalfCpltCallback

Function Name void HAL\_I2S\_RxHalfCpltCallback ( I2S\_HandleTypeDef \*

hi2s)

Function Description Rx Transfer half completed callbacks.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • None.

Notes 

None.

### 25.2.6.14 HAL\_I2S\_RxCpltCallback

Function Name void HAL\_I2S\_RxCpltCallback ( I2S\_HandleTypeDef \* hi2s)

Function Description Rx Transfer completed callbacks.

• hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values

None.

Notes

None.

# 25.2.6.15 HAL\_I2S\_ErrorCallback

Function Name void HAL\_I2S\_ErrorCallback ( I2S\_HandleTypeDef \* hi2s)

Function Description I2S error callbacks.

• hi2s: pointer to a I2S\_HandleTypeDef structure that

contains the configuration information for I2S module

Return values

None.

Notes

None.

# 25.2.7 Peripheral State and Errors functions

### 25.2.7.1 HAL\_I2S\_GetState

Function Name HAL\_I2S\_StateTypeDef HAL\_I2S\_GetState (

I2S\_HandleTypeDef \* hi2s)

Function Description Return the I2S state.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • HAL state

Notes • None.

## 25.2.7.2 HAL\_I2S\_GetError

UM1725 HAL I2S Generic Driver

Function Name HAL\_I2S\_ErrorTypeDef HAL\_I2S\_GetError (

I2S\_HandleTypeDef \* hi2s)

Function Description Retu

Return the I2S error code.

**Parameters** 

**hi2s:** pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

Return values • I2S Error Code

Notes • None.

# 25.3 I2S Firmware driver defines

### 25.3.1 I2S

I2S

#### I2S\_Audio\_Frequency

- #define: I2S\_AUDIOFREQ\_192K ((uint32\_t)192000)
- #define: I2S\_AUDIOFREQ\_96K ((uint32\_t)96000)
- #define: I2S\_AUDIOFREQ\_48K ((uint32\_t)48000)
- #define: I2S\_AUDIOFREQ\_44K ((uint32\_t)44100)
- #define: I2S\_AUDIOFREQ\_32K ((uint32\_t)32000)
- #define: I2S\_AUDIOFREQ\_22K ((uint32\_t)22050)
- #define: I2S\_AUDIOFREQ\_16K ((uint32\_t)16000)
- #define: I2S\_AUDIOFREQ\_11K ((uint32\_t)11025)

HAL I2S Generic Driver UM1725

- #define: I2S\_AUDIOFREQ\_8K ((uint32\_t)8000)
- #define: I2S\_AUDIOFREQ\_DEFAULT ((uint32\_t)2)

### I2S\_Clock\_Polarity

- #define: I2S\_CPOL\_LOW ((uint32\_t)0x00000000)
- #define: I2S\_CPOL\_HIGH ((uint32\_t)SPI\_I2SCFGR\_CKPOL)

### I2S\_Clock\_Source

- #define: I2S\_CLOCK\_PLL ((uint32\_t)0x00000000)
- #define: I2S\_CLOCK\_EXTERNAL ((uint32\_t)0x00000001)

### I2S\_Data\_Format

- #define: I2S\_DATAFORMAT\_16B ((uint32\_t)0x00000000)
- #define: I2S\_DATAFORMAT\_16B\_EXTENDED ((uint32\_t)0x00000001)
- #define: I2S\_DATAFORMAT\_24B ((uint32\_t)0x00000003)
- #define: I2S\_DATAFORMAT\_32B ((uint32\_t)0x00000005)

#### I2S\_Flag\_definition

UM1725 HAL I2S Generic Driver

- #define: I2S\_FLAG\_TXE SPI\_SR\_TXE
- #define: I2S\_FLAG\_RXNE SPI\_SR\_RXNE
- #define: I2S\_FLAG\_UDR SPI\_SR\_UDR
- #define: I2S\_FLAG\_OVR SPI\_SR\_OVR
- #define: I2S\_FLAG\_FRE SPI\_SR\_FRE
- #define: I2S\_FLAG\_CHSIDE SPI\_SR\_CHSIDE
- #define: I2S\_FLAG\_BSY SPI\_SR\_BSY

### I2S\_FullDuplex\_Mode

- #define: I2S\_FULLDUPLEXMODE\_DISABLE ((uint32\_t)0x00000000)
- #define: I2S\_FULLDUPLEXMODE\_ENABLE ((uint32\_t)0x00000001)

#### I2S\_Interrupt\_configuration\_definition

- #define: I2S\_IT\_TXE SPI\_CR2\_TXEIE
- #define: I2S\_IT\_RXNE SPI\_CR2\_RXNEIE
- #define: I2S\_IT\_ERR SPI\_CR2\_ERRIE

HAL I2S Generic Driver UM1725

#### I2S\_Legacy

#define: I2S\_STANDARD\_PHILLIPS I2S\_STANDARD\_PHILIPS

#### I2S\_MCLK\_Output

- #define: I2S\_MCLKOUTPUT\_ENABLE ((uint32\_t)SPI\_I2SPR\_MCKOE)
- #define: I2S\_MCLKOUTPUT\_DISABLE ((uint32\_t)0x00000000)

#### I2S Mode

- #define: I2S\_MODE\_SLAVE\_TX ((uint32\_t)0x00000000)
- #define: I2S\_MODE\_SLAVE\_RX ((uint32\_t)0x00000100)
- #define: I2S\_MODE\_MASTER\_TX ((uint32\_t)0x00000200)
- #define: I2S\_MODE\_MASTER\_RX ((uint32\_t)0x00000300)

#### I2S\_Standard

- #define: I2S\_STANDARD\_PHILIPS ((uint32\_t)0x00000000)
- #define: I2S\_STANDARD\_MSB ((uint32\_t)0x00000010)
- #define: I2S\_STANDARD\_LSB ((uint32\_t)0x00000020)

UM1725 HAL I2S Generic Driver

#define: I2S\_STANDARD\_PCM\_SHORT ((uint32\_t)0x00000030)

• #define: I2S\_STANDARD\_PCM\_LONG ((uint32\_t)0x000000B0)

# 26 HAL I2S Extension Driver

# 26.1 I2SEx Firmware driver API description

The following section lists the various functions of the I2SEx library.

#### 26.1.1 I2S Extension features

- In I2S full duplex mode, each SPI peripheral is able to manage sending and receiving data simultaneously using two data lines. Each SPI peripheral has an extended block called I2Sxext (i.e I2S2ext for SPI2 and I2S3ext for SPI3).
- 2. The extension block is not a full SPI IP, it is used only as I2S slave to implement full duplex mode. The extension block uses the same clock sources as its master.
- 3. Both I2Sx and I2Sx\_ext can be configured as transmitters or receivers.



Only I2Sx can deliver SCK and WS to I2Sx\_ext in full duplex mode, where I2Sx can be I2S2 or I2S3.

#### 26.1.2 How to use this driver

Three operation modes are available within this driver:

## Polling mode IO operation

 Send and receive in the same time an amount of data in blocking mode using HAL\_I2S\_TransmitReceive()

#### Interrupt mode IO operation

- Send and receive in the same time an amount of data in non blocking mode using HAL\_I2S\_TransmitReceive\_IT()
- At transmission end of half transfer HAL\_I2S\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL I2S TxHalfCpltCallback
- At transmission end of transfer HAL\_I2S\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxCpltCallback
- At reception end of half transfer HAL\_I2S\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL I2S RxHalfCpltCallback
- At reception end of transfer HAL\_I2S\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_RxCpltCallback
- In case of transfer Error, HAL\_I2S\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2S\_ErrorCallback

#### **DMA** mode IO operation

- Send and receive an amount of data in non blocking mode (DMA) using HAL\_I2S\_TransmitReceive\_DMA()
- At transmission end of half transfer HAL\_I2S\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxHalfCpltCallback
- At transmission end of transfer HAL\_I2S\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_TxCpltCallback
- At reception end of half transfer HAL\_I2S\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL I2S RxHalfCpltCallback
- At reception end of transfer HAL\_I2S\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_I2S\_RxCpltCallback
- In case of transfer Error, HAL\_I2S\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_I2S\_ErrorCallback
- Pause the DMA Transfer using HAL I2S DMAPause()
- Resume the DMA Transfer using HAL\_I2S\_DMAResume()
- Stop the DMA Transfer using HAL\_I2S\_DMAStop()

#### 26.1.3 Extension features Functions

This subsection provides a set of functions allowing to manage the I2S data transfers.

- 1. There are two modes of transfer:
  - Blocking mode: The communication is performed in the polling mode. The status of all data processing is returned by the same function after finishing transfer
  - No-Blocking mode: The communication is performed using Interrupts or DMA.
     These functions return the status of the transfer startup. The end of the data processing will be indicated through the dedicated I2S IRQ when using Interrupt mode or the DMA IRQ when using DMA mode.
- 2. Blocking mode functions are:
  - HAL I2S TransmitReceive()
- 3. No-Blocking mode functions with Interrupt are:
  - HAL\_I2S\_TransmitReceive\_IT()
- 4. No-Blocking mode functions with DMA are:
  - HAL\_I2S\_TransmitReceive\_DMA()
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_I2S\_TxCpltCallback()
  - HAL\_I2S\_RxCpltCallback()
  - HAL I2S ErrorCallback()
- HAL\_I2SEx\_TransmitReceive()
- HAL\_I2SEx\_TransmitReceive\_IT()
- HAL I2SEx TransmitReceive DMA()

#### 26.1.4 Extension features functions

### 26.1.4.1 HAL\_I2SEx\_TransmitReceive

**Function Name** 

HAL\_StatusTypeDef HAL\_I2SEx\_TransmitReceive (
I2S\_HandleTypeDef \* hi2s, uint16\_t \* pTxData, uint16\_t \*
pRxData, uint16 t Size, uint32 t Timeout)

**Function Description** 

Full-Duplex Transmit/Receive data in blocking mode.

**Parameters** 

- **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module
- pTxData: a 16-bit pointer to the Transmit data buffer.
- **pRxData**: a 16-bit pointer to the Receive data buffer.
- Size: number of data sample to be sent:

**Parameters** 

Timeout : Timeout duration

Return values

HAL status

Notes

- When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

#### 26.1.4.2 HAL I2SEx TransmitReceive IT

Function Name HAL Stat

HAL\_StatusTypeDef HAL\_I2SEx\_TransmitReceive\_IT (
I2S\_HandleTypeDef \* hi2s, uint16\_t \* pTxData, uint16\_t \*
pRxData, uint16\_t Size)

**Function Description** 

Full-Duplex Transmit/Receive data in non-blocking mode using Interrupt.

**Parameters** 

- hi2s: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module
- **pTxData**: a 16-bit pointer to the Transmit data buffer.
- **pRxData**: a 16-bit pointer to the Receive data buffer.
- Size: number of data sample to be sent:

Return values

HAL status

Notes

- When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.
- The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example:

577

audio streaming).

# 26.1.4.3 HAL\_I2SEx\_TransmitReceive\_DMA

Function Name HAL\_StatusTypeDef HAL\_I2SEx\_TransmitReceive\_DMA (

I2S\_HandleTypeDef \* hi2s, uint16\_t \* pTxData, uint16\_t \*

pRxData, uint16\_t Size)

Function Description Full-Duplex Transmit/Receive data in non-blocking mode using

DMA.

• **hi2s**: pointer to a I2S\_HandleTypeDef structure that contains the configuration information for I2S module

• pTxData: a 16-bit pointer to the Transmit data buffer.

• **pRxData**: a 16-bit pointer to the Receive data buffer.

• Size: number of data sample to be sent:

Return values

Notes

HAL status

 When a 16-bit data frame or a 16-bit data frame extended is selected during the I2S configuration phase, the Size parameter means the number of 16-bit data length in the transaction and when a 24-bit data frame or a 32-bit data frame is selected the Size parameter means the number of 16-bit data length.

• The I2S is kept enabled at the end of transaction to avoid the clock de-synchronization between Master and Slave(example: audio streaming).

# 26.2 I2SEx Firmware driver defines

## 26.2.1 I2SEx

**I2SEx** 



HAL IRDA Generic Driver UM1725

# 27 HAL IRDA Generic Driver

# 27.1 IRDA Firmware driver registers structures

### 27.1.1 IRDA HandleTypeDef

IRDA\_HandleTypeDef is defined in the stm32f4xx\_hal\_irda.h
Data Fields

- USART\_TypeDef \* Instance
- IRDA\_InitTypeDef Init
- uint8 t \* pTxBuffPtr
- uint16\_t TxXferSize
- uint16\_t TxXferCount
- uint8\_t \* pRxBuffPtr
- uint16 t RxXferSize
- uint16 t RxXferCount
- DMA HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_IRDA\_StateTypeDef State
- \_\_IO HAL\_IRDA\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- USART\_TypeDef\* IRDA\_HandleTypeDef::Instance
- IRDA\_InitTypeDef IRDA\_HandleTypeDef::Init
- uint8\_t\* IRDA\_HandleTypeDef::pTxBuffPtr
- uint16\_t IRDA\_HandleTypeDef::TxXferSize
- uint16\_t IRDA\_HandleTypeDef::TxXferCount
- uint8\_t\* IRDA\_HandleTypeDef::pRxBuffPtr
- uint16\_t IRDA\_HandleTypeDef::RxXferSize
- uint16 t IRDA HandleTypeDef::RxXferCount
- DMA\_HandleTypeDef\* IRDA\_HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* IRDA\_HandleTypeDef::hdmarx
- HAL LockTypeDef IRDA HandleTypeDef::Lock
- \_\_IO HAL\_IRDA\_StateTypeDef IRDA\_HandleTypeDef::State
- \_\_IO HAL\_IRDA\_ErrorTypeDef IRDA\_HandleTypeDef::ErrorCode

# 27.1.2 IRDA\_InitTypeDef

IRDA\_InitTypeDef is defined in the stm32f4xx\_hal\_irda.h
Data Fields

• uint32 t BaudRate

- uint32 t WordLength
- uint32 t Parity
- uint32 t Mode
- uint8 t Prescaler
- uint32 t IrDAMode

#### **Field Documentation**

- uint32 t IRDA InitTypeDef::BaudRate
  - This member configures the IRDA communication baud rate. The baud rate is computed using the following formula: IntegerDivider = ((PCLKx) / (8 \* (hirda->Init.BaudRate)))FractionalDivider = ((IntegerDivider ((uint32\_t) IntegerDivider)) \* 8) + 0.5
- uint32\_t IRDA\_InitTypeDef::WordLength
  - Specifies the number of data bits transmitted or received in a frame. This
    parameter can be a value of IRDA\_Word\_Length
- uint32\_t IRDA\_InitTypeDef::Parity
  - Specifies the parity mode. This parameter can be a value of IRDA\_Parity
- uint32\_t IRDA\_InitTypeDef::Mode
  - Specifies wether the Receive or Transmit mode is enabled or disabled. This
    parameter can be a value of IRDA\_Mode
- uint8\_t IRDA\_InitTypeDef::Prescaler
  - Specifies the Prescaler
- uint32\_t IRDA\_InitTypeDef::IrDAMode
  - Specifies the IrDA mode This parameter can be a value of IrDA\_Low\_Power

## 27.1.3 USART\_TypeDef

USART\_TypeDef is defined in the stm32f439xx.h

## Data Fields

- \_\_IO uint32\_t SR
- \_\_IO uint32\_t DR
- \_\_IO uint32 t BRR
- IO uint32 t CR1
- \_\_IO uint32\_t CR2
- IO uint32 t CR3
- \_\_IO uint32\_t GTPR

#### **Field Documentation**

- \_\_IO uint32\_t USART\_TypeDef::SR
  - USART Status register, Address offset: 0x00
- \_\_IO uint32\_t USART\_TypeDef::DR
  - USART Data register, Address offset: 0x04
- \_\_IO uint32\_t USART\_TypeDef::BRR
  - USART Baud rate register, Address offset: 0x08



HAL IRDA Generic Driver UM1725

- \_\_IO uint32\_t USART\_TypeDef::CR1
  - USART Control register 1, Address offset: 0x0C
- \_\_IO uint32\_t USART\_TypeDef::CR2
  - USART Control register 2, Address offset: 0x10
- \_\_IO uint32\_t USART\_TypeDef::CR3
  - USART Control register 3, Address offset: 0x14
- IO uint32 t USART TypeDef::GTPR
  - USART Guard time and prescaler register, Address offset: 0x18

# 27.2 IRDA Firmware driver API description

The following section lists the various functions of the IRDA library.

#### 27.2.1 How to use this driver

The IRDA HAL driver can be used as follows:

- 1. Declare a IRDA HandleTypeDef handle structure.
- 2. Initialize the IRDA low level resources by implementing the HAL\_IRDA\_MspInit() API:
  - a. Enable the USARTx interface clock.
  - b. IRDA pins configuration:
    - Enable the clock for the IRDA GPIOs.
    - Configure these IRDA pins as alternate function pull-up.
  - c. NVIC configuration if you need to use interrupt process
    - (HAL\_IRDA\_Transmit\_IT() and HAL\_IRDA\_Receive\_IT() APIs):
    - Configure the USARTx interrupt priority.
    - Enable the NVIC USART IRQ handle.
  - DMA Configuration if you need to use DMA process (HAL\_IRDA\_Transmit\_DMA() and HAL\_IRDA\_Receive\_DMA() APIs):
    - Declare a DMA handle structure for the Tx/Rx stream.
    - Enable the DMAx interface clock.
    - Configure the declared DMA handle structure with the required Tx/Rx parameters.
    - Configure the DMA Tx/Rx Stream.
    - Associate the initilalized DMA handle to the IRDA DMA Tx/Rx handle.
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.
- 3. Program the Baud Rate, Word Length, Parity, IrDA Mode, Prescaler and Mode(Receiver/Transmitter) in the hirda Init structure.
- 4. Initialize the IRDA registers by calling the HAL\_IRDA\_Init() API:
  - This API configures also the low level Hardware GPIO, CLOCK, CORTEX...etc) by calling the customed HAL\_IRDA\_MspInit() API. The specific IRDA interrupts (Transmission complete interrupt, RXNE interrupt and Error Interrupts) will be managed using the macros \_\_HAL\_IRDA\_ENABLE\_IT() and
  - \_\_HAL\_IRDA\_DISABLE\_IT() inside the transmit and receive process.
- 5. Three operation modes are available within this driver:

## Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_IRDA\_Transmit()
- Receive an amount of data in blocking mode using HAL\_IRDA\_Receive()

#### Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL IRDA Transmit IT()
- At transmission end of transfer HAL\_IRDA\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_IRDA\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL IRDA Receive IT()
- At reception end of transfer HAL\_IRDA\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_IRDA\_RxCpltCallback
- In case of transfer Error, HAL\_IRDA\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_IRDA\_ErrorCallback

#### **DMA** mode IO operation

- Send an amount of data in non blocking mode (DMA) using HAL\_IRDA\_Transmit\_DMA()
- At transmission end of transfer HAL\_IRDA\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_IRDA\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL IRDA Receive DMA()
- At reception end of transfer HAL\_IRDA\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_IRDA\_RxCpltCallback
- In case of transfer Error, HAL\_IRDA\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_IRDA\_ErrorCallback

#### IRDA HAL driver macros list



You can refer to the IRDA HAL driver header file for more useful macros

#### 27.2.2 Initialization and Configuration functions

This subsection provides a set of functions allowing to initialize the USARTx or the UARTy in IrDA mode.

- For the asynchronous mode only these parameters can be configured:
  - BaudRate
  - WordLength
  - Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Refer to STM32F4xx reference manual (RM0090) for the IRDA frame formats depending on the frame length defined by the M bit (8-bits or 9-bits).
  - Prescaler: A pulse of width less than two and greater than one PSC period(s) may or may not be rejected. The receiver set up time should be managed by software. The IrDA physical layer specification specifies a minimum of 10 ms delay between transmission and reception (IrDA is a half duplex protocol).
  - Mode: Receiver/transmitter modes
  - IrDAMode: the IrDA can operate in the Normal mode or in the Low power mode.



The HAL\_IRDA\_Init() API follows IRDA configuration procedures (details for the procedures are available in reference manual).

- HAL\_IRDA\_Init()
- HAL\_IRDA\_DeInit()
- HAL IRDA MspInit()
- HAL IRDA MspDeInit()

### 27.2.3 IO operation functions

IrDA is a half duplex communication protocol. If the Transmitter is busy, any data on the IrDA receive line will be ignored by the IrDA decoder and if the Receiver is busy, data on the TX from the USART to IrDA will not be encoded by IrDA. While receiving data, transmission should be avoided as the data to be transmitted could be corrupted.

- There are two modes of transfer:
  - Blocking mode: The communication is performed in polling mode. The HAL status of all data processing is returned by the same function after finishing transfer.
  - No-Blocking mode: The communication is performed using Interrupts or DMA, These APIs return the HAL status. The end of the data processing will be indicated through the dedicated IRDA IRQ when using Interrupt mode or the DMA IRQ when using DMA mode. The HAL\_IRDA\_TxCpltCallback(), HAL\_IRDA\_RxCpltCallback() user callbacks will be executed respectively at the end of the transmit or Receive process The HAL\_IRDA\_ErrorCallback() user callback will be executed when a communication error is detected
- 2. Blocking mode API's are:
  - HAL\_IRDA\_Transmit()
  - HAL\_IRDA\_Receive()
- 3. Non Blocking mode APIs with Interrupt are:
  - HAL\_IRDA\_Transmit\_IT()
  - HAL\_IRDA\_Receive\_IT()
  - HAL IRDA IRQHandler()
- 4. Non Blocking mode functions with DMA are:
  - HAL\_IRDA\_Transmit\_DMA()
  - HAL IRDA Receive DMA()
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_IRDA\_TxCpltCallback()
  - HAL\_IRDA\_RxCpltCallback()
  - HAL IRDA ErrorCallback()
- HAL\_IRDA\_Transmit()
- HAL\_IRDA\_Receive()
- HAL IRDA Transmit IT()
- HAL\_IRDA\_Receive\_IT()
- HAL\_IRDA\_Transmit\_DMA()
- HAL\_IRDA\_Receive\_DMA()
- HAL\_IRDA\_IRQHandler()
- HAL IRDA TxCpltCallback()
- HAL\_IRDA\_RxCpltCallback()
- HAL\_IRDA\_ErrorCallback()

### 27.2.4 Peripheral State and Errors functions

446/865

This subsection provides a set of functions allowing to return the State of IrDA communication process and also return Peripheral Errors occurred during communication process

- HAL\_IRDA\_GetState() API can be helpful to check in run-time the state of the IrDA peripheral.
- HAL\_IRDA\_GetError() check in run-time errors that could be occurred during communication.
- HAL\_IRDA\_GetState()
- HAL IRDA GetError()

#### 27.2.5 IrDA Initialization and de-initialization functions

### 27.2.5.1 HAL\_IRDA\_Init

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Init ( IRDA\_HandleTypeDef \*

hirda)

Function Description Initializes the IRDA mode according to the specified parameters in

the IRDA InitTypeDef and create the associated handle.

Parameters • hirda: pointer to a IRDA\_HandleTypeDef structure that

contains the configuration information for the specified IRDA

module.

Return values 

• HAL status

Notes 

None.

## 27.2.5.2 HAL\_IRDA\_Delnit

Function Name HAL\_StatusTypeDef HAL\_IRDA\_DeInit (IRDA\_HandleTypeDef

\* hirda)

Function Description DeInitializes the IRDA peripheral.

Parameters • hirda: pointer to a IRDA\_HandleTypeDef structure that

contains the configuration information for the specified IRDA

module.

Return values 

• HAL status

Notes • None.

#### 27.2.5.3 HAL IRDA MspInit

Function Name void HAL\_IRDA\_MspInit ( IRDA\_HandleTypeDef \* hirda)

Function Description

IRDA MSP Init.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

Return values

None.

Notes

None.

### 27.2.5.4 HAL\_IRDA\_MspDeInit

Function Name void HAL\_IRDA\_MspDeInit ( IRDA\_HandleTypeDef \* hirda)

**Function Description** 

IRDA MSP Delnit.

Parameters

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

Return values

• None.

Notes

None.

#### 27.2.6 IO operation functions

#### 27.2.6.1 HAL\_IRDA\_Transmit

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Transmit (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size,

uint32\_t Timeout)

**Function Description** 

Sends an amount of data in blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

pData : Pointer to data bufferSize : Amount of data to be sent

DocID025834 Rev 1

577

• Timeout : Specify timeout value

Return values 

• HAL status

Notes • None.

#### 27.2.6.2 HAL IRDA Receive

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Receive (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size,

uint32\_t Timeout)

**Function Description** 

Receive an amount of data in blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA

module.

pData: Pointer to data buffer

Size: Amount of data to be received

• Timeout : Specify timeout value

Return values

HAL status

Notes

None.

#### 27.2.6.3 HAL\_IRDA\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Transmit\_IT (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Send an amount of data in non blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA

module.

pData : Pointer to data bufferSize : Amount of data to be sent

Return values 

• HAL status

Notes 

None.

## 27.2.6.4 HAL\_IRDA\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Receive\_IT (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size)

Function Description

Receives an amount of data in non blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

• pData : Pointer to data buffer

• Size: Amount of data to be received

Return values 

• HAL status

Notes • None.

#### 27.2.6.5 HAL\_IRDA\_Transmit\_DMA

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Transmit\_DMA (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Sends an amount of data in non blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

pData : Pointer to data bufferSize : Amount of data to be sent

Return values 

• HAL status

Notes • None.

### 27.2.6.6 HAL\_IRDA\_Receive\_DMA

Function Name HAL\_StatusTypeDef HAL\_IRDA\_Receive\_DMA (

IRDA\_HandleTypeDef \* hirda, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Receives an amount of data in non blocking mode.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA

450/865 DocID025834 Rev 1



module.

pData : Pointer to data buffer

Size: Amount of data to be received

Return values

HAL status

Notes

When the IRDA parity is enabled (PCE = 1) the data received contain the parity bit.

### 27.2.6.7 HAL\_IRDA\_IRQHandler

Function Name void HAL\_IRDA\_IRQHandler (IRDA\_HandleTypeDef \* hirda)

**Function Description** 

This function handles IRDA interrupt request.

**Parameters** 

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA module.

Return values

None.

Notes

None.

# 27.2.6.8 HAL\_IRDA\_TxCpltCallback

Function Name void HAL\_IRDA\_TxCpltCallback ( IRDA\_HandleTypeDef \*

hirda)

**Function Description** 

Tx Transfer complete callbacks.

Parameters

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA

module.

Return values

None.

Notes

• None.

#### 27.2.6.9 HAL\_IRDA\_RxCpltCallback



HAL IRDA Generic Driver UM1725

Function Name void HAL\_IRDA\_RxCpltCallback ( IRDA\_HandleTypeDef \*

hirda)

Function Description Rx Transfer complete callbacks.

Parameters • hirda: pointer to a IRDA\_HandleTypeDef structure that

contains the configuration information for the specified IRDA

module.

Return values • None.

Notes • None.

### 27.2.6.10 HAL\_IRDA\_ErrorCallback

Function Name void HAL\_IRDA\_ErrorCallback ( IRDA\_HandleTypeDef \*

hirda)

Function Description IRDA error callbacks.

Parameters • hirda: pointer to a IRDA\_HandleTypeDef structure that

contains the configuration information for the specified IRDA

module.

Return values 

None.

Notes 

None.

## 27.2.7 Peripheral State and Errors functions

#### 27.2.7.1 HAL\_IRDA\_GetState

Function Name HAL\_IRDA\_StateTypeDef HAL\_IRDA\_GetState (

IRDA\_HandleTypeDef \* hirda)

Function Description Returns the IRDA state.

Parameters • hirda: pointer to a IRDA\_HandleTypeDef structure that

contains the configuration information for the specified IRDA

module.

Return values 

• HAL state

Notes • None.



# 27.2.7.2 HAL\_IRDA\_GetError

Function Name uint32\_t HAL\_IRDA\_GetError ( IRDA\_HandleTypeDef \* hirda)

**Function Description** 

Return the IARDA error code.

Parameters

 hirda: pointer to a IRDA\_HandleTypeDef structure that contains the configuration information for the specified IRDA.

Return values

IRDA Error Code

Notes

None.

## 27.3 IRDA Firmware driver defines

### 27.3.1 IRDA

**IRDA** 

IRDA\_Flags

- #define: IRDA\_FLAG\_TXE ((uint32\_t)0x00000080)
- #define: IRDA\_FLAG\_TC ((uint32\_t)0x00000040)
- #define: IRDA\_FLAG\_RXNE ((uint32\_t)0x00000020)
- #define: IRDA\_FLAG\_IDLE ((uint32\_t)0x00000010)
- #define: IRDA\_FLAG\_ORE ((uint32\_t)0x00000008)
- #define: IRDA\_FLAG\_NE ((uint32\_t)0x00000004)

HAL IRDA Generic Driver UM1725

- #define: IRDA\_FLAG\_FE ((uint32\_t)0x00000002)
- #define: IRDA\_FLAG\_PE ((uint32\_t)0x00000001)

#### IRDA\_Interrupt\_definition

- #define: IRDA\_IT\_PE ((uint32\_t)0x10000100)
- #define: IRDA\_IT\_TXE ((uint32\_t)0x10000080)
- #define: IRDA\_IT\_TC ((uint32\_t)0x10000040)
- #define: IRDA\_IT\_RXNE ((uint32\_t)0x10000020)
- #define: IRDA\_IT\_IDLE ((uint32\_t)0x10000010)
- #define: IRDA\_IT\_LBD ((uint32\_t)0x20000040)
- #define: IRDA\_IT\_CTS ((uint32\_t)0x30000400)
- #define: IRDA\_IT\_ERR ((uint32\_t)0x30000001)

#### IrDA\_Low\_Power

#define: IRDA\_POWERMODE\_LOWPOWER ((uint32\_t)USART\_CR3\_IRLP)

#define: IRDA\_POWERMODE\_NORMAL ((uint32\_t)0x00000000)

#### IRDA\_Mode

- #define: IRDA\_MODE\_RX ((uint32\_t)USART\_CR1\_RE)
- #define: IRDA\_MODE\_TX ((uint32\_t)USART\_CR1\_TE)
- #define: IRDA\_MODE\_TX\_RX ((uint32\_t)(USART\_CR1\_TE | USART\_CR1\_RE))

#### IRDA\_Parity

- #define: IRDA\_PARITY\_NONE ((uint32\_t)0x00000000)
- #define: IRDA\_PARITY\_EVEN ((uint32\_t)USART\_CR1\_PCE)
- #define: IRDA\_PARITY\_ODD ((uint32\_t)(USART\_CR1\_PCE | USART\_CR1\_PS))

### IRDA\_Word\_Length

- #define: IRDA\_WORDLENGTH\_8B ((uint32\_t)0x00000000)
- #define: IRDA\_WORDLENGTH\_9B ((uint32\_t)USART\_CR1\_M)

HAL IWDG Generic Driver UM1725

# 28 HAL IWDG Generic Driver

# 28.1 IWDG Firmware driver registers structures

## 28.1.1 IWDG\_HandleTypeDef

IWDG\_HandleTypeDef is defined in the stm32f4xx\_hal\_iwdg.h
Data Fields

- IWDG\_TypeDef \* Instance
- IWDG\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_IWDG\_StateTypeDef State

#### **Field Documentation**

- IWDG\_TypeDef\* IWDG\_HandleTypeDef::Instance
  - Register base address
- IWDG\_InitTypeDef IWDG\_HandleTypeDef::Init
  - IWDG required parameters
- HAL\_LockTypeDef IWDG\_HandleTypeDef::Lock
  - IWDG locking object
- \_\_IO HAL\_IWDG\_StateTypeDef IWDG\_HandleTypeDef::State
  - IWDG communication state

#### 28.1.2 IWDG\_InitTypeDef

IWDG\_InitTypeDef is defined in the stm32f4xx\_hal\_iwdg.h
Data Fields

- uint32\_t Prescaler
- uint32 t Reload

#### **Field Documentation**

- uint32\_t IWDG\_InitTypeDef::Prescaler
  - Select the prescaler of the IWDG. This parameter can be a value of IWDG\_Prescaler
- uint32\_t IWDG\_InitTypeDef::Reload
  - Specifies the IWDG down-counter reload value. This parameter must be a number between Min\_Data = 0 and Max\_Data = 0x0FFF

#### 28.1.3 IWDG TypeDef

IWDG\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t KR
- IO uint32 t PR
- \_\_IO uint32\_t RLR
- IO uint32 t SR

#### **Field Documentation**

- \_\_IO uint32\_t IWDG\_TypeDef::KR
  - IWDG Key register, Address offset: 0x00
- \_\_IO uint32\_t IWDG\_TypeDef::PR
  - IWDG Prescaler register, Address offset: 0x04
- \_\_IO uint32\_t IWDG\_TypeDef::RLR
  - IWDG Reload register, Address offset: 0x08
- \_\_IO uint32\_t IWDG\_TypeDef::SR
  - IWDG Status register, Address offset: 0x0C

# 28.2 IWDG Firmware driver API description

The following section lists the various functions of the IWDG library.

#### 28.2.1 IWDG Generic features

- The IWDG can be started by either software or hardware (configurable through option byte).
- The IWDG is clocked by its own dedicated Low-Speed clock (LSI) and thus stays
  active even if the main clock fails. Once the IWDG is started, the LSI is forced ON and
  cannot be disabled (LSI cannot be disabled too), and the counter starts counting down
  from the reset value of 0xFFF. When it reaches the end of count value (0x000) a
  system reset is generated.
- The IWDG counter should be refreshed at regular intervals, otherwise the watchdog generates an MCU reset when the counter reaches 0.
- The IWDG is implemented in the VDD voltage domain that is still functional in STOP and STANDBY mode (IWDG reset can wake-up from STANDBY). IWDGRST flag in RCC\_CSR register can be used to inform when an IWDG reset occurs.
- Min-max timeout value @32KHz (LSI): ~125us / ~32.7s The IWDG timeout may vary
  due to LSI frequency dispersion. STM32F4xx devices provide the capability to
  measure the LSI frequency (LSI clock connected internally to TIM5 CH4 input
  capture). The measured value can be used to have an IWDG timeout with an
  acceptable accuracy.

#### 28.2.2 How to use this driver

- Use IWDG using HAL\_IWDG\_Start() function to:
  - Enable write access to IWDG PR and IWDG RLR registers.
  - Configure the IWDG prescaler and counter reload values.
  - Reload IWDG counter with value defined in the IWDG\_RLR register.
  - Start the IWDG, when the IWDG is used in software mode (no need to enable the LSI, it will be enabled by hardware).
- Then the application program must refresh the IWDG counter at regular intervals during normal operation to prevent an MCU reset, using HAL\_IWDG\_Refresh() function.

#### **IWDG HAL driver macros list**

Below the list of most used macros in IWDG HAL driver.

- \_\_HAL\_IWDG\_START: Enable the IWDG peripheral
- \_\_HAL\_IWDG\_RELOAD\_COUNTER: Reloads IWDG counter with value defined in the reload register
- \_\_HAL\_IWDG\_ENABLE\_WRITE\_ACCESS : Enable write access to IWDG\_PR and IWDG\_RLR registers
- \_\_HAL\_IWDG\_DISABLE\_WRITE\_ACCESS: Disable write access to IWDG\_PR and IWDG\_RLR registers
- \_\_HAL\_IWDG\_GET\_FLAG: Get the selected IWDG's flag status
- HAL IWDG CLEAR FLAG: Clear the IWDG's pending flags

#### 28.2.3 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the IWDG according to the specified parameters in the IWDG\_InitTypeDef and create the associated handle
- Initialize the IWDG MSP
- DeInitialize IWDG MSP
- HAL\_IWDG\_Init()
- HAL\_IWDG\_MspInit()

#### 28.2.4 IO operation functions

This section provides functions allowing to:

- Start the IWDG.
- Refresh the IWDG.
- HAL IWDG Start()
- HAL\_IWDG\_Refresh()

## 28.2.5 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.



#### HAL\_IWDG\_GetState()

#### 28.2.6 Initialization and de-initialization functions

### 28.2.6.1 HAL\_IWDG\_Init

Function Name HAL\_StatusTypeDef HAL\_IWDG\_Init ( IWDG\_HandleTypeDef \*

hiwdg)

Function Description Initializes the IWDG according to the specified parameters in the

IWDG\_InitTypeDef and creates the associated handle.

Parameters • hiwdg : pointer to a IWDG\_HandleTypeDef structure that

contains the configuration information for the specified IWDG

module.

Return values • HAL status

Notes • None.

#### 28.2.6.2 HAL\_IWDG\_MspInit

Function Name void HAL\_IWDG\_MspInit ( IWDG\_HandleTypeDef \* hiwdg)

Function Description

iption Initializes the IWDG MSP.

**Parameters** 

 hiwdg: pointer to a IWDG\_HandleTypeDef structure that contains the configuration information for the specified IWDG

module.

Return values

None.

Notes

None.

## 28.2.7 IO operation functions

#### 28.2.7.1 HAL\_IWDG\_Start

Function Name HAL\_StatusTypeDef HAL\_IWDG\_Start ( IWDG\_HandleTypeDef

\* hiwdg)

Function Description Starts the IWDG.

• **hiwdg**: pointer to a IWDG\_HandleTypeDef structure that

contains the configuration information for the specified IWDG

module.

Return values 

• HAL status

Notes 

None.

## 28.2.7.2 HAL\_IWDG\_Refresh

Function Name HAL\_StatusTypeDef HAL\_IWDG\_Refresh (

IWDG\_HandleTypeDef \* hiwdg)

Function Description

Refreshes the IWDG.

**Parameters** 

 hiwdg: pointer to a IWDG\_HandleTypeDef structure that contains the configuration information for the specified IWDG

module.

Return values 

• HAL status

Notes • None.

## 28.2.8 Peripheral State functions

## 28.2.8.1 HAL\_IWDG\_GetState

Function Name HAL\_IWDG\_StateTypeDef HAL\_IWDG\_GetState (

IWDG\_HandleTypeDef \* hiwdg)

Function Description

Returns the IWDG state.

**Parameters** 

• **hiwdg**: pointer to a IWDG\_HandleTypeDef structure that contains the configuration information for the specified IWDG

module.

Return values • HAL state

Notes • None.

# 28.3 IWDG Firmware driver defines

#### 28.3.1 IWDG

**IWDG** 

#### IWDG\_Flag\_definition

#define: IWDG\_FLAG\_PVU ((uint32\_t)0x0001)

Watchdog counter prescaler value update flag

#define: IWDG\_FLAG\_RVU ((uint32\_t)0x0002)

Watchdog counter reload value update flag

#### IWDG\_Prescaler

#define: IWDG\_PRESCALER\_4 ((uint8\_t)0x00)
 IWDG prescaler set to 4

#define: IWDG\_PRESCALER\_8 ((uint8\_t)0x01)

IWDG prescaler set to 8

#define: IWDG\_PRESCALER\_16 ((uint8\_t)0x02)

IWDG prescaler set to 16

• #define: IWDG\_PRESCALER\_32 ((uint8\_t)0x03)

IWDG prescaler set to 32

#define: IWDG\_PRESCALER\_64 ((uint8\_t)0x04)

IWDG prescaler set to 64

#define: IWDG\_PRESCALER\_128 ((uint8\_t)0x05)

IWDG prescaler set to 128

• #define: IWDG\_PRESCALER\_256 ((uint8\_t)0x06)

IWDG prescaler set to 256

#### IWDG\_Registers\_BitMask

#define: KR\_KEY\_RELOAD ((uint32\_t)0xAAAA)

IWDG reload counter enable

462/865

• #define: KR\_KEY\_ENABLE ((uint32\_t)0xCCCC)
IWDG peripheral enable

#define: KR\_KEY\_EWA ((uint32\_t)0x5555)
 IWDG KR write Access enable

#define: KR\_KEY\_DWA ((uint32\_t)0x0000)
 IWDG KR write Access disable

# 29 HAL LTDC Generic Driver

# 29.1 LTDC Firmware driver registers structures

## 29.1.1 LTDC\_HandleTypeDef

**LTDC\_HandleTypeDef** is defined in the stm32f4xx\_hal\_ltdc.h **Data Fields** 

- LTDC\_TypeDef \* Instance
- LTDC\_InitTypeDef Init
- LTDC\_LayerCfgTypeDef LayerCfg
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_LTDC\_StateTypeDef State
- IO uint32 t ErrorCode

#### **Field Documentation**

- LTDC\_TypeDef\* LTDC\_HandleTypeDef::Instance
  - LTDC Register base address
- LTDC\_InitTypeDef LTDC\_HandleTypeDef::Init
  - LTDC parameters
- LTDC\_LayerCfgTypeDef LTDC\_HandleTypeDef::LayerCfg[MAX\_LAYER]
  - LTDC Layers parameters
- HAL\_LockTypeDef LTDC\_HandleTypeDef::Lock
  - LTDC Lock
- \_\_IO HAL\_LTDC\_StateTypeDef LTDC\_HandleTypeDef::State
  - LTDC state
- \_\_IO uint32\_t LTDC\_HandleTypeDef::ErrorCode
  - LTDC Error code

## 29.1.2 LTDC\_InitTypeDef

**Data Fields** 

 $\textbf{\it LTDC\_InitTypeDef} \ is \ defined \ in \ the \ stm32f4xx\_hal\_ltdc.h$ 

- uint32 t HSPolarity
- uint32 t VSPolarity
- uint32\_t DEPolarity
- uint32\_t PCPolarity
- uint32 t HorizontalSync
- uint32\_t VerticalSync
- uint32\_t AccumulatedHBP
- uint32\_t AccumulatedVBP
- uint32 t AccumulatedActiveW

- uint32 t AccumulatedActiveH
- uint32 t TotalWidth
- uint32\_t TotalHeigh
- LTDC ColorTypeDef Backcolor

#### **Field Documentation**

- uint32\_t LTDC\_InitTypeDef::HSPolarity
  - configures the horizontal synchronization polarity. This parameter can be one value of LTDC HS POLARITY
- uint32\_t LTDC\_InitTypeDef::VSPolarity
  - configures the vertical synchronization polarity. This parameter can be one value of LTDC VS POLARITY
- uint32\_t LTDC\_InitTypeDef::DEPolarity
  - configures the data enable polarity. This parameter can be one of value of LTDC DE POLARITY
- uint32\_t LTDC\_InitTypeDef::PCPolarity
  - configures the pixel clock polarity. This parameter can be one of value of LTDC\_PC\_POLARITY
- uint32 t LTDC InitTypeDef::HorizontalSync
  - configures the number of Horizontal synchronization width. This parameter must be a number between Min Data = 0x000 and Max Data = 0xFFF.
- uint32 t LTDC InitTypeDef::VerticalSync
  - configures the number of Vertical synchronization heigh. This parameter must be a number between Min\_Data = 0x000 and Max\_Data = 0x7FF.
- uint32\_t LTDC\_InitTypeDef::AccumulatedHBP
  - configures the accumulated horizontal back porch width. This parameter must be a number between Min\_Data = LTDC\_HorizontalSync and Max\_Data = 0xFFF.
- uint32\_t LTDC\_InitTypeDef::AccumulatedVBP
  - configures the accumulated vertical back porch heigh. This parameter must be a number between Min\_Data = LTDC\_VerticalSync and Max\_Data = 0x7FF.
- uint32 t LTDC InitTypeDef::AccumulatedActiveW
  - configures the accumulated active width. This parameter must be a number between Min\_Data = LTDC\_AccumulatedHBP and Max\_Data = 0xFFF.
- uint32 t LTDC InitTvpeDef::AccumulatedActiveH
  - configures the accumulated active heigh. This parameter must be a number between Min\_Data = LTDC\_AccumulatedVBP and Max\_Data = 0x7FF.
- uint32 t LTDC InitTypeDef::TotalWidth
  - configures the total width. This parameter must be a number between Min\_Data
     LTDC\_AccumulatedActiveW and Max\_Data = 0xFFF.
- uint32\_t LTDC\_InitTypeDef::TotalHeigh
  - configures the total heigh. This parameter must be a number between Min\_Data
     LTDC AccumulatedActiveH and Max Data = 0x7FF.
- LTDC\_ColorTypeDef LTDC\_InitTypeDef::Backcolor
  - Configures the background color.

### 29.1.3 LTDC ColorTypeDef

LTDC\_ColorTypeDef is defined in the stm32f4xx\_hal\_ltdc.h Data Fields

464/865 DocID025834 Rev 1



- uint8\_t Blue
- uint8\_t Green
- uint8\_t Red
- uint8 t Reserved

#### **Field Documentation**

- uint8\_t LTDC\_ColorTypeDef::Blue
  - Configures the blue value. This parameter must be a number between Min\_Data
     = 0x00 and Max\_Data = 0xFF.
- uint8\_t LTDC\_ColorTypeDef::Green
  - Configures the green value. This parameter must be a number between Min\_Data = 0x00 and Max\_Data = 0xFF.
- uint8 t LTDC ColorTypeDef::Red
  - Configures the red value. This parameter must be a number between Min\_Data
     = 0x00 and Max\_Data = 0xFF.
- uint8\_t LTDC\_ColorTypeDef::Reserved
  - Reserved 0xFF

## 29.1.4 LTDC\_LayerCfgTypeDef

LTDC\_LayerCfgTypeDef is defined in the stm32f4xx\_hal\_ltdc.h

#### **Data Fields**

- uint32\_t WindowX0
- uint32\_t WindowX1
- uint32\_t WindowY0
- uint32 t WindowY1
- uint32 t PixelFormat
- uint32\_t Alpha
- uint32 t Alpha0
- uint32\_t BlendingFactor1
- uint32\_t BlendingFactor2
- uint32 t FBStartAdress
- uint32\_t lmageWidth
- uint32\_t ImageHeight
- LTDC\_ColorTypeDef Backcolor

#### **Field Documentation**

- uint32\_t LTDC\_LayerCfgTypeDef::WindowX0
  - Configures the Window Horizontal Start Position. This parameter must be a number between Min\_Data = 0x000 and Max\_Data = 0xFFF.
- uint32\_t LTDC\_LayerCfgTypeDef::WindowX1

- Configures the Window Horizontal Stop Position. This parameter must be a number between Min Data = 0x000 and Max Data = 0xFFF.
- uint32\_t LTDC\_LayerCfgTypeDef::WindowY0
  - Configures the Window vertical Start Position. This parameter must be a number between Min Data = 0x000 and Max Data = 0xFFF.
- uint32 t LTDC LayerCfgTypeDef::WindowY1
  - Configures the Window vertical Stop Position. This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF.
- uint32\_t LTDC\_LayerCfgTypeDef::PixelFormat
  - Specifies the pixel format. This parameter can be one of value of LTDC\_Pixelformat
- uint32\_t LTDC\_LayerCfgTypeDef::Alpha
  - Specifies the constant alpha used for blending. This parameter must be a number between Min\_Data = 0x00 and Max\_Data = 0xFF.
- uint32\_t LTDC\_LayerCfgTypeDef::Alpha0
  - Configures the default alpha value. This parameter must be a number between
     Min Data = 0x00 and Max Data = 0xFF.
- uint32\_t LTDC\_LayerCfgTypeDef::BlendingFactor1
  - Select the blending factor 1. This parameter can be one of value of LTDC\_BlendingFactor1
- uint32 t LTDC LayerCfgTypeDef::BlendingFactor2
  - Select the blending factor 2. This parameter can be one of value of LTDC\_BlendingFactor2
- uint32\_t LTDC\_LayerCfgTypeDef::FBStartAdress
  - Configures the color frame buffer address
- uint32\_t LTDC\_LayerCfgTypeDef::ImageWidth
  - Configures the color frame buffer line length. This parameter must be a number between Min\_Data = 0x0000 and Max\_Data = 0x1FFF.
- uint32\_t LTDC\_LayerCfgTypeDef::ImageHeight
  - Specifies the number of line in frame buffer. This parameter must be a number between Min\_Data = 0x000 and Max\_Data = 0x7FF.
- LTDC ColorTypeDef LTDC LayerCfgTypeDef::Backcolor
  - Configures the layer background color.

## 29.1.5 LTDC\_Layer\_TypeDef

LTDC\_Layer\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t WHPCR
- IO uint32 t WVPCR
- IO uint32 t CKCR
- \_\_IO uint32\_t PFCR
- \_\_IO uint32\_t CACR
- \_\_IO uint32\_t DCCR
- \_\_IO uint32\_t BFCR
- uint32\_t RESERVED0
- \_\_IO uint32\_t CFBAR
- IO uint32 t CFBLR
- IO uint32 t CFBLNR

- uint32 t RESERVED1
- IO uint32 t CLUTWR

#### **Field Documentation**

- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CR
  - LTDC Layerx Control Register Address offset: 0x84
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::WHPCR
  - LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::WVPCR
  - LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CKCR
  - LTDC Layerx Color Keying Configuration Register Address offset: 0x90
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::PFCR
  - LTDC Layerx Pixel Format Configuration Register Address offset: 0x94
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CACR
  - LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::DCCR
  - LTDC Layerx Default Color Configuration Register Address offset: 0x9C
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::BFCR
  - LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0
- uint32\_t LTDC\_Layer\_TypeDef::RESERVED0[2]
  - Reserved
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CFBAR
  - LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CFBLR
  - LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0
- IO uint32 t LTDC Layer TypeDef::CFBLNR
  - LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4
- uint32\_t LTDC\_Layer\_TypeDef::RESERVED1[3]
  - Reserved
- \_\_IO uint32\_t LTDC\_Layer\_TypeDef::CLUTWR
  - LTDC Layerx CLUT Write Register Address offset: 0x144

#### 29.1.6 LTDC\_TypeDef

LTDC\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- uint32 t RESERVED0
- IO uint32 t SSCR
- IO uint32 t BPCR
- \_\_IO uint32\_t AWCR
- \_\_IO uint32\_t TWCR
- IO uint32 t GCR
- uint32\_t RESERVED1
- \_\_IO uint32\_t SRCR

- uint32 t RESERVED2
- IO uint32 t BCCR
- uint32 t RESERVED3
- \_\_IO uint32\_t IER
- \_\_IO uint32\_t ISR
- IO uint32 t ICR
- \_\_IO uint32\_t LIPCR
- \_\_IO uint32\_t CPSR
- IO uint32 t CDSR

#### **Field Documentation**

- uint32 t LTDC TypeDef::RESERVED0[2]
  - Reserved, 0x00-0x04
- \_\_IO uint32\_t LTDC\_TypeDef::SSCR
  - LTDC Synchronization Size Configuration Register, Address offset: 0x08
- \_\_IO uint32\_t LTDC\_TypeDef::BPCR
  - LTDC Back Porch Configuration Register, Address offset: 0x0C
- \_\_IO uint32\_t LTDC\_TypeDef::AWCR
  - LTDC Active Width Configuration Register, Address offset: 0x10
- \_\_IO uint32\_t LTDC\_TypeDef::TWCR
  - LTDC Total Width Configuration Register, Address offset: 0x14
- \_\_IO uint32\_t LTDC\_TypeDef::GCR
  - LTDC Global Control Register, Address offset: 0x18
- uint32\_t LTDC\_TypeDef::RESERVED1[2]
  - Reserved, 0x1C-0x20
- IO uint32 t LTDC TypeDef::SRCR
  - LTDC Shadow Reload Configuration Register, Address offset: 0x24
- uint32\_t LTDC\_TypeDef::RESERVED2[1]
  - Reserved, 0x28
- \_\_IO uint32\_t LTDC\_TypeDef::BCCR
  - LTDC Background Color Configuration Register, Address offset: 0x2C
- uint32\_t LTDC\_TypeDef::RESERVED3[1]
  - Reserved, 0x30
- \_\_IO uint32\_t LTDC\_TypeDef::IER
  - LTDC Interrupt Enable Register, Address offset: 0x34
- \_\_IO uint32\_t LTDC\_TypeDef::ISR
  - LTDC Interrupt Status Register, Address offset: 0x38
- \_\_IO uint32\_t LTDC\_TypeDef::ICR
  - LTDC Interrupt Clear Register, Address offset: 0x3C
- \_\_IO uint32\_t LTDC\_TypeDef::LIPCR
  - LTDC Line Interrupt Position Configuration Register, Address offset: 0x40
- \_\_IO uint32\_t LTDC\_TypeDef::CPSR
  - LTDC Current Position Status Register, Address offset: 0x44
- \_\_IO uint32\_t LTDC\_TypeDef::CDSR
  - LTDC Current Display Status Register, Address offset: 0x48

# 29.2 LTDC Firmware driver API description

The following section lists the various functions of the LTDC library.

#### 29.2.1 How to use this driver

- 1. Program the required configuration through the following parameters: the LTDC timing, the horizontal and vertical polarity, the pixel clock polarity, Data Enable polarity and the LTDC background color value using HAL\_LTDC\_Init() function
- 2. Program the required configuration through the following parameters: the pixel format, the blending factors, input alpha value, the window size and the image size using HAL\_LTDC\_ConfigLayer() function for foreground or/and background layer.
- 3. Optionally, configure and enable the CLUT using HAL\_LTDC\_ConfigCLUT() and HAL\_LTDC\_EnableCLUT functions.
- 4. Optionally, enable the Dither using HAL\_LTDC\_EnableDither().
- 5. Optionally, configure and enable the Color keying using HAL\_LTDC\_ConfigColorKeying() and HAL\_LTDC\_EnableColorKeying functions.
- 6. Optionally, configure LineInterrupt using HAL\_LTDC\_ProgramLineInterrupt() function
- If needed, reconfigure and change the pixel format value, the alpha value value, the window size, the window position and the layer start address for foreground or/and background layer using respectively the following functions:
   HAL\_LTDC\_SetPixelFormat(), HAL\_LTDC\_SetAlpha(),
   HAL\_LTDC\_SetWindowSize(), HAL\_LTDC\_SetWindowPosition(),
   HAL\_LTDC\_SetAddress.
- 8. To control LTDC state you can use the following function: HAL\_LTDC\_GetState()

#### LTDC HAL driver macros list

Below the list of most used macros in LTDC HAL driver.

- \_\_HAL\_LTDC\_ENABLE: Enable the LTDC.
- \_\_HAL\_LTDC\_DISABLE: Disable the LTDC.
- \_\_HAL\_LTDC\_LAYER\_ENABLE: Enable the LTDC Layer.
- \_\_HAL\_LTDC\_LAYER\_DISABLE: Disable the LTDC Layer.
- \_\_HAL\_LTDC\_RELOAD\_CONFIG: Reload Layer Configuration.
- HAL LTDC GET FLAG: Get the LTDC pending flags.
- \_\_HAL\_LTDC\_CLEAR\_FLAG: Clear the LTDC pending flags.
- \_\_HAL\_LTDC\_ENABLE\_IT: Enable the specified LTDC interrupts.
- \_\_HAL\_LTDC\_DISABLE\_IT: Disable the specified LTDC interrupts.
- \_\_HAL\_LTDC\_GET\_IT\_SOURCE: Check whether the specified LTDC interrupt has occurred or not.



You can refer to the LTDC HAL driver header file for more useful macros

## 29.2.2 Initialization and Configuration functions

This section provides functions allowing to:

Initialize and configure the LTDC



- De-initialize the LTDC
- HAL\_LTDC\_Init()
- HAL\_LTDC\_Delnit()
- HAL\_LTDC\_MspInit()
- HAL\_LTDC\_MspDeInit()

## 29.2.3 IO operation functions

This section provides function allowing to:

- handle LTDC interrupt request
- HAL\_LTDC\_IRQHandler()
- HAL\_LTDC\_ErrorCallback()
- HAL\_LTDC\_LineEvenCallback()

## 29.2.4 Peripheral Control functions

This section provides functions allowing to:

- Configure the LTDC foreground or/and background parameters.
- Set the active layer.
- Configure the color keying.
- Configure the C-LUT.
- Enable / Disable the color keying.
- Enable / Disable the C-LUT.
- Update the layer position.
- Update the layer size.
- Update pixel format on the fly.
- Update transparency on the fly.
- Update address on the fly.
- HAL LTDC ConfigLayer()
- HAL\_LTDC\_ConfigColorKeying()HAL\_LTDC\_ConfigCLUT()
- HAL LTDC EnableColorKeying()
- HAL\_LTDC\_DisableColorKeying()
- HAL\_LTDC\_EnableCLUT()
- HAL\_LTDC\_DisableCLUT()
- HAL LTDC EnableDither()
- HAL LTDC DisableDither()
- HAL\_LTDC\_SetWindowSize()
- HAL\_LTDC\_SetWindowPosition()
- HAL\_LTDC\_SetPixelFormat()
- HAL\_LTDC\_SetAlpha()
- HAL\_LTDC\_SetAddress()
- HAL\_LTDC\_ProgramLineEvent()

## 29.2.5 Peripheral State and Errors functions

This subsection provides functions allowing to

• Check the LTDC state.

- Get error code.
- HAL\_LTDC\_GetState()
- HAL\_LTDC\_GetError()

## 29.2.6 Initialization and Configuration functions

#### 29.2.6.1 **HAL\_LTDC\_Init**

Function Name HAL\_StatusTypeDef HAL\_LTDC\_Init ( LTDC\_HandleTypeDef \*

hltdc)

Function Description Initializes the LTDC according to the specified parameters in the

LTDC\_InitTypeDef and create the associated handle.

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

Return values 

• HAL status

Notes • None.

## 29.2.6.2 HAL\_LTDC\_Delnit

Function Name HAL\_StatusTypeDef HAL\_LTDC\_DeInit (

LTDC\_HandleTypeDef \* hltdc)

Function Description Deinitializes the LTDC peripheral registers to their default reset

values.

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

Return values 

None.

Notes • None.

## 29.2.6.3 HAL\_LTDC\_MspInit

Function Name void HAL\_LTDC\_MspInit ( LTDC\_HandleTypeDef \* hltdc)

Function Description Initializes the LTDC MSP.

| Parameters    | • | <b>hltdc</b> : pointer to a LTDC_HandleTypeDef structure that contains the configuration information for the LTDC. |
|---------------|---|--------------------------------------------------------------------------------------------------------------------|
| Return values | • | None.                                                                                                              |
| Notes         | • | None.                                                                                                              |

# 29.2.6.4 HAL\_LTDC\_MspDeInit

| Function Name        | void HAL_LTDC_MspDeInit ( LTDC_HandleTypeDef * hltdc)                                                                              |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | DeInitializes the LTDC MSP.                                                                                                        |
| Parameters           | <ul> <li>hltdc: pointer to a LTDC_HandleTypeDef structure that<br/>contains the configuration information for the LTDC.</li> </ul> |
| Return values        | None.                                                                                                                              |
| Notes                | None.                                                                                                                              |

# 29.2.7 IO operation functions

## 29.2.7.1 HAL\_LTDC\_IRQHandler

| Function Name        | void HAL_LTDC_IRQHandler ( LTDC_HandleTypeDef * hltdc)                                                                             |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Function Description | Handles LTDC interrupt request.                                                                                                    |  |
| Parameters           | <ul> <li>hltdc: pointer to a LTDC_HandleTypeDef structure that<br/>contains the configuration information for the LTDC.</li> </ul> |  |
| Return values        | HAL status                                                                                                                         |  |
| Notes                | None.                                                                                                                              |  |

# 29.2.7.2 HAL\_LTDC\_ErrorCallback

Function Name void HAL\_LTDC\_ErrorCallback ( LTDC\_HandleTypeDef \*

472/865 DocID025834 Rev 1

hltdc)

Function Description Erro

Error LTDC callback.

**Parameters** 

**hltdc:** pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

Return values

• None.

Notes

None.

## 29.2.7.3 HAL LTDC LineEvenCallback

Function Name void HAL\_LTDC\_LineEvenCallback ( LTDC\_HandleTypeDef \*

hltdc)

**Function Description** 

Line Event callback.

**Parameters** 

 hltdc: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

Return values

None.

Notes

None.

# 29.2.8 Peripheral Control functions

## 29.2.8.1 HAL\_LTDC\_ConfigLayer

Function Name HAL\_StatusTypeDef HAL\_LTDC\_ConfigLayer (

LTDC\_HandleTypeDef \* hltdc, LTDC\_LayerCfgTypeDef \*

pLayerCfg, uint32\_t LayerIdx)

Function Description Configure the LTDC Layer according to the specified parameters

in the LTDC\_InitTypeDef and create the associated handle.

• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

• **pLayerCfg**: pointer to a LTDC\_LayerCfgTypeDef structure that contains the configuration information for the Layer.

LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values 

• HAL status

Notes 

None.



## 29.2.8.2 HAL\_LTDC\_ConfigColorKeying

Function Name HAL\_StatusTypeDef HAL\_LTDC\_ConfigColorKeying (

LTDC HandleTypeDef \* hltdc, uint32 t RGBValue, uint32 t

LayerIdx)

Function Description Configure the color keying.

• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

• RGBValue: the color key value

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values • HAL status

Notes • None.

## 29.2.8.3 HAL\_LTDC\_ConfigCLUT

Function Name HAL\_StatusTypeDef HAL\_LTDC\_ConfigCLUT (

LTDC\_HandleTypeDef \* hltdc, uint32\_t \* pCLUT, uint32\_t

CLUTSize, uint32\_t LayerIdx)

Function Description I

Load the color lookup table.

**Parameters** 

hltdc: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

**pCLUT**: pointer to the color lookup table address.

• CLUTSize: the color lookup table size.

• Layerldx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values 

• HAL status

Notes • None.

## 29.2.8.4 HAL\_LTDC\_EnableColorKeying



Function Name HAL\_StatusTypeDef HAL\_LTDC\_EnableColorKeying (
LTDC\_HandleTypeDef \* hltdc, uint32\_t LayerIdx)

Function Description

Enable the color keying.

**Parameters** 

• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values

HAL status

Notes

None.

## 29.2.8.5 HAL\_LTDC\_DisableColorKeying

Function Name HAL\_StatusTypeDef HAL\_LTDC\_DisableColorKeying (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Layerldx)

**Function Description** 

Disable the color keying.

**Parameters** 

- **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.
- LayerIdx: LTDC Layer index. This parameter can be one of the following values: 0 or 1

Return values

HAL status

Notes

None.

## 29.2.8.6 HAL\_LTDC\_EnableCLUT

Function Name HAL\_StatusTypeDef HAL\_LTDC\_EnableCLUT (
LTDC\_HandleTypeDef \* hltdc, uint32\_t Layerldx)

**Function Description** 

Enable the color lookup table.

**Parameters** 

- **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.
- LayerIdx: LTDC Layer index. This parameter can be one of the following values: 0 or 1

Return values • HAL status



Notes

None.

## 29.2.8.7 HAL\_LTDC\_DisableCLUT

Function Name HAL\_StatusTypeDef HAL\_LTDC\_DisableCLUT (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Layerldx)

Function Description Disable the color lookup table.

• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values 

• HAL status

Notes 

None.

## 29.2.8.8 HAL\_LTDC\_EnableDither

Function Name HAL\_StatusTypeDef HAL\_LTDC\_EnableDither (

LTDC\_HandleTypeDef \* hltdc)

Function Description Enables Dither.

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

Return values 

• HAL status

Notes 

None.

## 29.2.8.9 HAL\_LTDC\_DisableDither

Function Name HAL\_StatusTypeDef HAL\_LTDC\_DisableDither (

LTDC\_HandleTypeDef \* hltdc)

Function Description Disables Dither.

476/865 DocID025834 Rev 1



• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

Return values 

• HAL status

Notes • None.

## 29.2.8.10 HAL\_LTDC\_SetWindowSize

Function Name HAL\_StatusTypeDef HAL\_LTDC\_SetWindowSize (

LTDC\_HandleTypeDef \* hltdc, uint32\_t XSize, uint32\_t YSize,

uint32\_t LayerIdx)

**Function Description** 

Set the LTDC window size.

**Parameters** 

 hltdc: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

XSize: LTDC Pixel per lineYSize: LTDC Line number

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values • HAL status

Notes • None.

## 29.2.8.11 HAL\_LTDC\_SetWindowPosition

Function Name HAL\_StatusTypeDef HAL\_LTDC\_SetWindowPosition (

LTDC\_HandleTypeDef \* hltdc, uint32\_t X0, uint32\_t Y0,

uint32\_t LayerIdx)

Function Description S

Set the LTDC window position.

**Parameters** 

hltdc: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

X0: LTDC window X offset
Y0: LTDC window Y offset

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values 

• HAL status

Notes • None.

#### 29.2.8.12 HAL\_LTDC\_SetPixelFormat

Function Name HAL\_StatusTypeDef HAL\_LTDC\_SetPixelFormat (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Pixelformat, uint32\_t

Layerldx)

**Function Description** 

Reconfigure the pixel format.

**Parameters** 

• **hltdc**: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

• Pixelformat: new pixel format value.

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1.

Return values

HAL status

Notes

None.

## 29.2.8.13 HAL\_LTDC\_SetAlpha

Function Name HAL\_StatusTypeDef HAL\_LTDC\_SetAlpha (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Alpha, uint32\_t

Layerldx)

**Function Description** 

Reconfigure the layer alpha value.

**Parameters** 

 hltdc: pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

Alpha: new alpha value.

• LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1

Return values 

• HAL status

Notes • None.

## 29.2.8.14 HAL\_LTDC\_SetAddress

UM1725 HAL LTDC Generic Driver

Function Name HAL\_StatusTypeDef HAL\_LTDC\_SetAddress (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Address, uint32\_t

LayerIdx)

Function Description Reconfigure the frame buffer Address.

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

• Address: new address value.

LayerIdx: LTDC Layer index. This parameter can be one of

the following values: 0 or 1.

Return values 

• HAL status

Notes 

None.

## 29.2.8.15 HAL\_LTDC\_ProgramLineEvent

Function Name HAL\_StatusTypeDef HAL\_LTDC\_ProgramLineEvent (

LTDC\_HandleTypeDef \* hltdc, uint32\_t Line)

Function Description Define the position of the line interrupt .

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

• Line: Line Interrupt Position.

Return values • HAL status

Notes • None.

## 29.2.9 Peripheral State and Errors functions

## 29.2.9.1 HAL\_LTDC\_GetState

Function Name HAL\_LTDC\_StateTypeDef HAL\_LTDC\_GetState (

LTDC\_HandleTypeDef \* hltdc)

Function Description Return the LTDC state.

Parameters • hltdc : pointer to a LTDC\_HandleTypeDef structure that

contains the configuration information for the LTDC.

Return values • HAL state

Notes 

None.

DocID025834 Rev 1 479/865

## 29.2.9.2 HAL\_LTDC\_GetError

Function Name uint32\_t HAL\_LTDC\_GetError ( LTDC\_HandleTypeDef \* hltdc)

**Function Description** 

Return the LTDC error code.

**Parameters** 

 hltdc: : pointer to a LTDC\_HandleTypeDef structure that contains the configuration information for the LTDC.

Return values

LTDC Error Code

Notes

None.

## 29.3 LTDC Firmware driver defines

## 29.3.1 LTDC

**LTDC** 

#### LTDC\_Alpha

#define: LTDC\_ALPHA LTDC\_LxCACR\_CONSTA

LTDC Cte Alpha mask

#### LTDC\_BACK\_COLOR

• #define: *LTDC\_COLOR* ((uint32\_t)0x000000FF)

Color mask

#### LTDC\_BlendingFactor1

#define: LTDC\_BLENDING\_FACTOR1\_CA ((uint32\_t)0x00000400)

Blending factor : Cte Alpha

#define: LTDC\_BLENDING\_FACTOR1\_PAxCA ((uint32\_t)0x00000600)

Blending factor: Cte Alpha x Pixel Alpha

#### LTDC\_BlendingFactor2

• #define: LTDC\_BLENDING\_FACTOR2\_CA ((uint32\_t)0x00000005)

Blending factor: Cte Alpha

• #define: LTDC\_BLENDING\_FACTOR2\_PAxCA ((uint32\_t)0x00000007)

Blending factor: Cte Alpha x Pixel Alpha

#### LTDC\_DE\_POLARITY

#define: LTDC\_DEPOLARITY\_AL ((uint32\_t)0x00000000)
 Data Enable, is active low.

#define: LTDC\_DEPOLARITY\_AH LTDC\_GCR\_DEPOL
 Data Enable, is active high.

## LTDC\_Flag

- #define: LTDC FLAG LI LTDC ISR LIF
- #define: LTDC\_FLAG\_FU LTDC\_ISR\_FUIF
- #define: LTDC\_FLAG\_TE LTDC\_ISR\_TERRIF
- #define: LTDC\_FLAG\_RR LTDC\_ISR\_RRIF

## LTDC\_HS\_POLARITY

- #define: LTDC\_HSPOLARITY\_AL ((uint32\_t)0x00000000)
   Horizontal Synchronization is active low.
- #define: LTDC\_HSPOLARITY\_AH LTDC\_GCR\_HSPOL Horizontal Synchronization is active high.

## LTDC\_Interrupts

• #define: LTDC\_IT\_LI LTDC\_IER\_LIE

- #define: LTDC\_IT\_FU LTDC\_IER\_FUIE
- #define: LTDC\_IT\_TE LTDC\_IER\_TERRIE
- #define: LTDC\_IT\_RR LTDC\_IER\_RRIE

#### LTDC\_LAYER\_Config

- #define: LTDC\_STOPPOSITION (LTDC\_LxWHPCR\_WHSPPOS >> 16)
   LTDC Layer stop position
- #define: LTDC\_STARTPOSITION LTDC\_LxWHPCR\_WHSTPOS LTDC Layer start position
- #define: LTDC\_COLOR\_FRAME\_BUFFER LTDC\_LxCFBLR\_CFBLL LTDC Layer Line length
- #define: LTDC\_LINE\_NUMBER LTDC\_LxCFBLNR\_CFBLNBR LTDC Layer Line number

## LTDC\_PC\_POLARITY

- #define: LTDC\_PCPOLARITY\_IPC ((uint32\_t)0x00000000) input pixel clock.
- #define: LTDC\_PCPOLARITY\_IIPC LTDC\_GCR\_PCPOL inverted input pixel clock.

#### LTDC Pixelformat

- #define: LTDC\_PIXEL\_FORMAT\_ARGB8888 ((uint32\_t)0x00000000)
   ARGB8888 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_RGB888 ((uint32\_t)0x00000001)
  RGB888 LTDC pixel format

- #define: LTDC\_PIXEL\_FORMAT\_RGB565 ((uint32\_t)0x00000002)
   RGB565 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_ARGB1555 ((uint32\_t)0x00000003)
   ARGB1555 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_ARGB4444 ((uint32\_t)0x00000004)
   ARGB4444 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_L8 ((uint32\_t)0x00000005)
   L8 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_AL44 ((uint32\_t)0x00000006)
   AL44 LTDC pixel format
- #define: LTDC\_PIXEL\_FORMAT\_AL88 ((uint32\_t)0x00000007)
   AL88 LTDC pixel format

## LTDC\_SYNC

- #define: LTDC\_HORIZONTALSYNC (LTDC\_SSCR\_HSW >> 16)
  Horizontal synchronization width.
- #define: LTDC\_VERTICALSYNC LTDC\_SSCR\_VSH Vertical synchronization heigh.

## LTDC\_VS\_POLARITY

- #define: LTDC\_VSPOLARITY\_AL ((uint32\_t)0x00000000)

  Vertical Synchronization is active low.
- #define: LTDC\_VSPOLARITY\_AH LTDC\_GCR\_VSPOL Vertical Synchronization is active high.

## 30 HAL NAND Generic Driver

# 30.1 NAND Firmware driver registers structures

## 30.1.1 NAND\_HandleTypeDef

NAND\_HandleTypeDef is defined in the stm32f4xx\_hal\_nand.h
Data Fields

- FMC\_NAND\_TypeDef \* Instance
- FMC\_NAND\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_NAND\_StateTypeDef State
- NAND\_InfoTypeDef Info

#### **Field Documentation**

- FMC\_NAND\_TypeDef\* NAND\_HandleTypeDef::Instance
  - Register base address
- FMC\_NAND\_InitTypeDef NAND\_HandleTypeDef::Init
  - NAND device control configuration parameters
- HAL\_LockTypeDef NAND\_HandleTypeDef::Lock
  - NAND locking object
- \_\_IO HAL\_NAND\_StateTypeDef NAND\_HandleTypeDef::State
  - NAND device access state
- NAND\_InfoTypeDef NAND\_HandleTypeDef::Info
  - NAND characteristic information structure

## 30.1.2 NAND\_AddressTypedef

NAND\_AddressTypedef is defined in the stm32f4xx\_hal\_nand.h
Data Fields

- uint16\_t Page
- uint16\_t Zone
- uint16\_t Block

#### **Field Documentation**

- uint16\_t NAND\_AddressTypedef::Page
  - NAND memory Page address
- uint16\_t NAND\_AddressTypedef::Zone
  - NAND memory Zone address
- uint16\_t NAND\_AddressTypedef::Block

NAND memory Block address

## 30.1.3 NAND\_IDTypeDef

NAND\_IDTypeDef is defined in the stm32f4xx\_hal\_nand.h
Data Fields

- uint8 t Maker Id
- uint8 t Device Id
- uint8\_t Third\_ld
- uint8\_t Fourth\_ld

#### **Field Documentation**

- uint8 t NAND IDTypeDef::Maker Id
- uint8\_t NAND\_IDTypeDef::Device\_Id
- uint8\_t NAND\_IDTypeDef::Third\_Id
- uint8 t NAND IDTypeDef::Fourth Id

# 30.2 NAND Firmware driver API description

The following section lists the various functions of the NAND library.

#### 30.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control NAND flash memories. It uses the FMC/FSMC layer functions to interface with NAND devices. This driver is used as follows:

- NAND flash memory configuration sequence using the function HAL\_NAND\_Init() with control and timing parameters for both common and attribute spaces.
- Read NAND flash memory maker and device IDs using the function HAL\_NAND\_Read\_ID(). The read information is stored in the NAND\_ID\_TypeDef structure declared by the function caller.
- Access NAND flash memory by read/write operations using the functions
   HAL\_NAND\_Read\_Page()/HAL\_NAND\_Read\_SpareArea(),
   HAL\_NAND\_Write\_Page()/HAL\_NAND\_Write\_SpareArea() to read/write
   page(s)/spare area(s). These functions use specific device information (Block, page
   size...) predefined by the user in the HAL\_NAND\_Info\_TypeDef structure. The
   read/write address information is contained by the Nand\_Address\_Typedef structure
   passed as parameter.
- Perform NAND flash Reset chip operation using the function HAL NAND Reset().
- Perform NAND flash erase block operation using the function HAL\_NAND\_Erase\_Block(). The erase block address information is contained in the Nand\_Address\_Typedef structure passed as parameter.
- Read the NAND flash status operation using the function HAL\_NAND\_Read\_Status().
- You can also control the NAND device by calling the control APIs HAL\_NAND\_ECC\_Enable()/ HAL\_NAND\_ECC\_Disable() to respectively

enable/disable the ECC code correction feature or the function HAL\_NAND\_GetECC() to get the ECC correction code.

 You can monitor the NAND device HAL state by calling the function HAL\_NAND\_GetState()



This driver is a set of generic APIs which handle standard NAND flash operations. If a NAND flash device contains different operations and/or implementations, it should be implemented separately.

#### 30.2.2 NAND Initialization and de-initialization functions

This section provides functions allowing to initialize/de-initialize the NAND memory

- HAL\_NAND\_Init()
- HAL NAND Delnit()
- HAL\_NAND\_MspInit()
- HAL\_NAND\_MspDeInit()
- HAL\_NAND\_IRQHandler()
- HAL NAND ITCallback()

# 30.2.3 NAND Input and Output functions

This section provides functions allowing to use and control the NAND memory

- HAL\_NAND\_Read\_ID()
- HAL\_NAND\_Reset()
- HAL NAND Read Page()
- HAL NAND Write Page()
- HAL\_NAND\_Read\_SpareArea()
- HAL\_NAND\_Write\_SpareArea()
- HAL\_NAND\_Erase\_Block()
- HAL\_NAND\_Read\_Status()
- HAL\_NAND\_Address\_Inc()

#### 30.2.4 NAND Control functions

This subsection provides a set of functions allowing to control dynamically the NAND interface.

- HAL\_NAND\_ECC\_Enable()
- HAL\_NAND\_ECC\_Disable()
- HAL\_NAND\_GetECC()

#### 30.2.5 NAND State functions

This subsection permits to get in run-time the status of the NAND controller and the data flow.

HAL NAND GetState()

## 30.2.6 Initialization and de-initialization functions

## **30.2.6.1 HAL\_NAND\_Init**

Function Name HAL\_StatusTypeDef HAL\_NAND\_Init ( NAND\_HandleTypeDef

\* hnand, FMC\_NAND\_PCC\_TimingTypeDef \*

ComSpace\_Timing, FMC\_NAND\_PCC\_TimingTypeDef \*

AttSpace\_Timing)

**Function Description** 

Perform NAND memory Initialization sequence.

**Parameters** 

• **hnand**: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

• ComSpace\_Timing: pointer to Common space timing

structure

AttSpace\_Timing: pointer to Attribute space timing

structure

Return values

HAL status

Notes

None.

## 30.2.6.2 HAL\_NAND\_Delnit

Function Name HAL\_StatusTypeDef HAL\_NAND\_DeInit (

NAND\_HandleTypeDef \* hnand)

**Function Description** 

Perform NAND memory De-Initialization sequence.

**Parameters** 

**hnand:** pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

Return values 

• HAL status

Notes • None.

## 30.2.6.3 HAL\_NAND\_MspInit

Function Name void HAL\_NAND\_Msplnit ( NAND\_HandleTypeDef \* hnand)

Function Description NAND MSP Init.

| Parameters    | • | <b>hnand:</b> pointer to a NAND_HandleTypeDef structure that contains the configuration information for NAND module. |
|---------------|---|----------------------------------------------------------------------------------------------------------------------|
| Return values | • | None.                                                                                                                |
| Notes         | • | None.                                                                                                                |

## 30.2.6.4 HAL\_NAND\_MspDeInit

| Function Name        | void HAL_NAND_MspDeInit ( NAND_HandleTypeDef * hnand)                                                                                 |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | NAND MSP DeInit.                                                                                                                      |
| Parameters           | <ul> <li>hnand: pointer to a NAND_HandleTypeDef structure that<br/>contains the configuration information for NAND module.</li> </ul> |
| Return values        | None.                                                                                                                                 |
| Notes                | None.                                                                                                                                 |

## 30.2.6.5 HAL\_NAND\_IRQHandler

| Function Name        | void HAL_NAND_IRQHandler ( NAND_HandleTypeDef * hnand)                                                                                |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | This function handles NAND device interrupt request.                                                                                  |
| Parameters           | <ul> <li>hnand: pointer to a NAND_HandleTypeDef structure that<br/>contains the configuration information for NAND module.</li> </ul> |
| Return values        | HAL status                                                                                                                            |
| Notes                | None.                                                                                                                                 |

## 30.2.6.6 HAL\_NAND\_ITCallback

Function Name void HAL\_NAND\_ITCallback ( NAND\_HandleTypeDef \* hnand)



Function Description NAND interrupt feature callback.

Parameters • hnand : pointer to a NAND\_HandleTypeDef structure that

contains the configuration information for NAND module.

Return values • None.

Notes • None.

## 30.2.7 Input and Output functions

## 30.2.7.1 HAL\_NAND\_Read\_ID

Function Name HAL\_StatusTypeDef HAL\_NAND\_Read\_ID (

NAND\_HandleTypeDef \* hnand, NAND\_IDTypeDef \*

pNAND\_ID)

Function Description

Read the NAND memory electronic signature.

Parameters

 hnand: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

pNAND\_ID: NAND ID structure

Return values 

• HAL status

Notes • None.

## 30.2.7.2 HAL\_NAND\_Reset

Function Name HAL\_StatusTypeDef HAL\_NAND\_Reset (

NAND\_HandleTypeDef \* hnand)

**Function Description** 

NAND memory reset.

**Parameters** 

• **hnand**: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

Return values • HAL status

Notes • None.

#### 30.2.7.3 **HAL NAND Read Page**

HAL\_StatusTypeDef HAL\_NAND\_Read\_Page ( **Function Name** 

> NAND\_HandleTypeDef \* hnand, NAND\_AddressTypedef \* pAddress, uint8 t \* pBuffer, uint32 t NumPageToRead)

**Function Description** Read Page(s) from NAND memory block.

**Parameters hnand**: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

> pAddress: pointer to NAND address structure pBuffer: pointer to destination read buffer

NumPageToRead: number of pages to read from block

Return values **HAL status** 

Notes None.

#### 30.2.7.4 HAL\_NAND\_Write\_Page

**Function Name** HAL\_StatusTypeDef HAL\_NAND\_Write\_Page (

NAND\_HandleTypeDef \* hnand, NAND\_AddressTypedef \* pAddress, uint8\_t \* pBuffer, uint32\_t NumPageToWrite)

**Function Description** Write Page(s) to NAND memory block.

**Parameters hnand:** pointer to a NAND HandleTypeDef structure that

contains the configuration information for NAND module.

pAddress: pointer to NAND address structure pBuffer: pointer to source buffer to write

NumPageToWrite: number of pages to write to block

Return values **HAL** status

**Notes** None.

#### 30.2.7.5 HAL NAND Read SpareArea

**Function Name** HAL\_StatusTypeDef HAL\_NAND\_Read\_SpareArea (

NAND\_HandleTypeDef \* hnand, NAND\_AddressTypedef \* pAddress, uint8 t \* pBuffer, uint32 t NumSpareAreaToRead)

490/865 DocID025834 Rev 1



Function Description Read Spare area(s) from NAND memory.

• **hnand :** pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

pAddress: pointer to NAND address structure

• **pBuffer**: pointer to source buffer to write

• NumSpareAreaToRead : Number of spare area to read

Return values • HAL status

Notes • None.

## 30.2.7.6 HAL\_NAND\_Write\_SpareArea

Function Name HAL\_StatusTypeDef HAL\_NAND\_Write\_SpareArea (

NAND\_HandleTypeDef \* hnand, NAND\_AddressTypedef \*

pAddress, uint8\_t \* pBuffer, uint32\_t NumSpareAreaTowrite)

Function Description

Write Spare area(s) to NAND memory.

**Parameters** 

 hnand: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

pAddress: pointer to NAND address structure

• **pBuffer**: pointer to source buffer to write

• NumSpareAreaTowrite : number of spare areas to write to

block

Return values 

HAL status

Notes • None.

#### 30.2.7.7 HAL\_NAND\_Erase\_Block

Function Name HAL\_StatusTypeDef HAL\_NAND\_Erase\_Block (

NAND\_HandleTypeDef \* hnand, NAND\_AddressTypedef \*

pAddress)

**Function Description** 

NAND memory Block erase.

Parameters

• **hnand**: pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

pAddress: pointer to NAND address structure

Return values • HAL status

Notes

None.

#### 30.2.7.8 **HAL\_NAND\_Read\_Status**

**Function Name** uint32\_t HAL\_NAND\_Read\_Status ( NAND\_HandleTypeDef \*

hnand)

NAND memory read status. **Function Description** 

**Parameters** hnand : pointer to a NAND\_HandleTypeDef structure that

contains the configuration information for NAND module.

Return values **NAND** status

Notes None.

#### 30.2.7.9 HAL\_NAND\_Address\_Inc

492/865

uint32 t HAL NAND Address Inc ( NAND HandleTypeDef \* **Function Name** 

hnand, NAND\_AddressTypedef \* pAddress)

**Function Description** Increment the NAND memory address.

**Parameters** hnand : pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

pAddress: pointer to NAND adress structure

Return values The new status of the increment address operation. It can be:

> NAND VALID ADDRESS: When the new address is valid address

> NAND INVALID ADDRESS: When the new address is invalid address

Notes None.

#### 30.2.8 **Control functions**

#### 30.2.8.1 HAL\_NAND\_ECC\_Enable

**Function Name** HAL\_StatusTypeDef HAL\_NAND\_ECC\_Enable (

NAND\_HandleTypeDef \* hnand)

**Function Description** Enables dynamically NAND ECC feature.

**hnand:** pointer to a NAND\_HandleTypeDef structure that **Parameters** 

contains the configuration information for NAND module.

Return values **HAL** status

Notes None.

#### 30.2.8.2 HAL\_NAND\_ECC\_Disable

**Function Name** HAL\_StatusTypeDef HAL\_NAND\_ECC\_Disable (

NAND\_HandleTypeDef \* hnand)

**Function Description** Disables dynamically FMC NAND ECC feature.

**Parameters hnand:** pointer to a NAND\_HandleTypeDef structure that contains the configuration information for NAND module.

Return values **HAL** status

Notes None.

#### 30.2.8.3 HAL NAND GetECC

**Function Name** HAL\_StatusTypeDef HAL\_NAND\_GetECC (

NAND\_HandleTypeDef \* hnand, uint32\_t \* ECCval, uint32\_t

Timeout)

**Function Description** 

Disables dynamically NAND ECC feature.

**Parameters** 

**hnand:** pointer to a NAND HandleTypeDef structure that contains the configuration information for NAND module.

ECCval: pointer to ECC value Timeout: maximum timeout to wait Return values • HAL status

Notes • None.

## 30.2.9 State functions

## 30.2.9.1 HAL\_NAND\_GetState

Function Name HAL\_NAND\_StateTypeDef HAL\_NAND\_GetState (

NAND\_HandleTypeDef \* hnand)

Function Description return the NAND state

Parameters • hnand : pointer to a NAND\_HandleTypeDef structure that

contains the configuration information for NAND module.

Return values 

• HAL state

Notes • None.

# 30.3 NAND Firmware driver defines

#### 30.3.1 NAND

NAND

NAND\_Exported\_Constants

- #define: NAND\_DEVICE1 ((uint32\_t)0x70000000)
- #define: NAND\_DEVICE2 ((uint32\_t)0x80000000)
- #define: NAND\_WRITE\_TIMEOUT ((uint32\_t)0x01000000)
- #define: CMD\_AREA ((uint32\_t)(1<<16))</li>

- #define: ADDR\_AREA ((uint32\_t)(1<<17))</p>
- #define: NAND\_CMD\_AREA\_A ((uint8\_t)0x00)
- #define: NAND\_CMD\_AREA\_B ((uint8\_t)0x01)
- #define: NAND\_CMD\_AREA\_C ((uint8\_t)0x50)
- #define: NAND\_VALID\_ADDRESS ((uint32\_t)0x00000100)
- #define: NAND\_INVALID\_ADDRESS ((uint32\_t)0x00000200)
- #define: NAND\_TIMEOUT\_ERROR ((uint32\_t)0x00000400)
- #define: **NAND\_BUSY** ((uint32\_t)0x00000000)
- #define: *NAND\_ERROR* ((uint32\_t)0x00000001)
- #define: NAND\_READY ((uint32\_t)0x00000040)

HAL NOR Generic Driver UM1725

# 31 HAL NOR Generic Driver

# 31.1 NOR Firmware driver registers structures

## 31.1.1 NOR\_HandleTypeDef

**NOR\_HandleTypeDef** is defined in the stm32f4xx\_hal\_nor.h **Data Fields** 

- FMC\_NORSRAM\_TypeDef \* Instance
- FMC\_NORSRAM\_EXTENDED\_TypeDef \* Extended
- FMC\_NORSRAM\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_NOR\_StateTypeDef State

#### **Field Documentation**

- FMC NORSRAM TypeDef\* NOR HandleTypeDef::Instance
  - Register base address
- FMC\_NORSRAM\_EXTENDED\_TypeDef\* NOR\_HandleTypeDef::Extended
  - Extended mode register base address
- FMC\_NORSRAM\_InitTypeDef NOR\_HandleTypeDef::Init
  - NOR device control configuration parameters
- HAL\_LockTypeDef NOR\_HandleTypeDef::Lock
  - NOR locking object
- \_\_IO HAL\_NOR\_StateTypeDef NOR\_HandleTypeDef::State
  - NOR device access state

## 31.1.2 NOR\_CFITypeDef

NOR\_CFITypeDef is defined in the stm32f4xx\_hal\_nor.h

#### **Data Fields**

- uint16\_t CFI\_1
- uint16\_t CFI\_2
- uint16\_t CFI\_3
- uint16\_t CFI\_4

#### **Field Documentation**

- uint16\_t NOR\_CFITypeDef::CFI\_1
  - < Defines the information stored in the memory's Common flash interface which contains a description of various electrical and timing parameters, density information and functions supported by the memory

- uint16\_t NOR\_CFITypeDef::CFI\_2
- uint16\_t NOR\_CFITypeDef::CFI 3
- uint16\_t NOR\_CFITypeDef::CFI\_4

## 31.1.3 NOR\_IDTypeDef

NOR\_IDTypeDef is defined in the stm32f4xx\_hal\_nor.h
Data Fields

- uint16\_t Manufacturer\_Code
- uint16\_t Device\_Code1
- uint16 t Device Code2
- uint16\_t Device\_Code3

#### **Field Documentation**

- uint16\_t NOR\_IDTypeDef::Manufacturer\_Code
  - Defines the device's manufacturer code used to identify the memory
- uint16\_t NOR\_IDTypeDef::Device\_Code1
- uint16\_t NOR\_IDTypeDef::Device\_Code2
- uint16\_t NOR\_IDTypeDef::Device\_Code3
  - Defines the devices' codes used to identify the memory. These codes can be accessed by performing read operations with specific control signals and addresses set. They can also be accessed by issuing an Auto Select command

# 31.2 NOR Firmware driver API description

The following section lists the various functions of the NOR library.

#### 31.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control NOR flash memories. It uses the FMC/FSMC layer functions to interface with NOR devices. This driver is used as follows:

- NOR flash memory configuration sequence using the function HAL\_NOR\_Init() with control and timing parameters for both normal and extended mode.
- Read NOR flash memory manufacturer code and device IDs using the function HAL\_NOR\_Read\_ID(). The read information is stored in the NOR\_ID\_TypeDef structure declared by the function caller.
- Access NOR flash memory by read/write data unit operations using the functions HAL NOR Read(), HAL NOR Program().
- Perform NOR flash erase block/chip operations using the functions HAL\_NOR\_Erase\_Block() and HAL\_NOR\_Erase\_Chip().
- Read the NOR flash CFI (common flash interface) IDs using the function HAL\_NOR\_Read\_CFI(). The read information is stored in the NOR\_CFI\_TypeDef structure declared by the function caller.



You can also control the NOR device by calling the control APIs
 HAL\_NOR\_WriteOperation\_Enable()/ HAL\_NOR\_WriteOperation\_Disable() to
 respectively enable/disable the NOR write operation

 You can monitor the NOR device HAL state by calling the function HAL\_NOR\_GetState()



This driver is a set of generic APIs which handle standard NOR flash operations. If a NOR flash device contains different operations and/or implementations, it should be implemented separately.

#### NOR HAL driver macros list

Below the list of most used macros in NOR HAL driver.

\_\_NOR\_WRITE : NOR memory write data to specified address

## 31.2.2 NOR Initialization and de initialization functions

This section provides functions allowing to initialize/de-initialize the NOR memory

- HAL NOR Init()
- HAL\_NOR\_Delnit()
- HAL\_NOR\_MspInit()
- HAL NOR MspDeInit()
- HAL\_NOR\_MspWait()

## 31.2.3 NOR Input and Output functions

This section provides functions allowing to use and control the NOR memory

- HAL\_NOR\_Read\_ID()
- HAL NOR ReturnToReadMode()
- HAL\_NOR\_Read()
- HAL\_NOR\_Program()
- HAL\_NOR\_ReadBuffer()
- HAL\_NOR\_ProgramBuffer()
- HAL\_NOR\_Erase\_Block()
- HAL\_NOR\_Erase\_Chip()
- HAL\_NOR\_Read\_CFI()

#### 31.2.4 NOR Control functions

This subsection provides a set of functions allowing to control dynamically the NOR interface.

- HAL NOR WriteOperation Enable()
- HAL NOR WriteOperation Disable()

#### 31.2.5 NOR State functions

UM1725 HAL NOR Generic Driver

This subsection permits to get in run-time the status of the NOR controller and the data flow.

- HAL\_NOR\_GetState()
- HAL\_NOR\_GetStatus()

## 31.2.6 Initialization and de-initialization functions

## 31.2.6.1 **HAL\_NOR\_Init**

Function Name HAL\_StatusTypeDef HAL\_NOR\_Init ( NOR\_HandleTypeDef \*

hnor, FMC\_NORSRAM\_TimingTypeDef \* Timing, FMC\_NORSRAM\_TimingTypeDef \* ExtTiming)

Function Description Perform the NOR memory Initialization sequence.

• **hnor**: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

• Timing: pointer to NOR control timing structure

• ExtTiming: pointer to NOR extended mode timing structure

Return values • HAL status

Notes • None.

#### 31.2.6.2 HAL\_NOR\_DeInit

Function Name HAL\_StatusTypeDef HAL\_NOR\_DeInit ( NOR\_HandleTypeDef

\* hnor)

**Function Description** 

Perform NOR memory De-Initialization sequence.

**Parameters** 

**hnor**: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Return values 

• HAL status

Notes • None.

## 31.2.6.3 HAL\_NOR\_MspInit

Function Name void HAL\_NOR\_MspInit ( NOR\_HandleTypeDef \* hnor)



**Function Description** NOR MSP Init.

**Parameters** hnor: pointer to a NOR\_HandleTypeDef structure that

contains the configuration information for NOR module.

Return values None.

Notes None.

#### 31.2.6.4 **HAL\_NOR\_MspDeInit**

**Function Name** void HAL\_NOR\_MspDeInit ( NOR\_HandleTypeDef \* hnor)

**Function Description** NOR MSP Delnit.

**Parameters hnor**: pointer to a NOR\_HandleTypeDef structure that

contains the configuration information for NOR module.

Return values None.

Notes None.

#### 31.2.6.5 **HAL\_NOR\_MspWait**

void HAL\_NOR\_MspWait ( NOR\_HandleTypeDef \* hnor, **Function Name** 

uint32\_t Timeout)

**Function Description** NOR BSP Wait fro Ready/Busy signal.

**Parameters** hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Timeout: Maximum timeout value

None. Notes None.

#### 31.2.7 Input and Output functions

Return values

#### 31.2.7.1 HAL\_NOR\_Read\_ID



Function Name HAL\_StatusTypeDef HAL\_NOR\_Read\_ID (

NOR\_HandleTypeDef \* hnor, NOR\_IDTypeDef \* pNOR\_ID)

**Function Description** 

Read NOR flash IDs.

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

• pNOR ID: pointer to NOR ID structure

Return values

HAL status

Notes

None.

## 31.2.7.2 HAL NOR ReturnToReadMode

Function Name HAL\_StatusTypeDef HAL\_NOR\_ReturnToReadMode (

NOR\_HandleTypeDef \* hnor)

**Function Description** 

Returns the NOR memory to Read mode.

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Return values

HAL status

Notes

• None.

## 31.2.7.3 HAL\_NOR\_Read

Function Name HAL\_StatusTypeDef HAL\_NOR\_Read ( NOR\_HandleTypeDef \*

hnor, uint32\_t \* pAddress, uint16\_t \* pData)

**Function Description** 

Read data from NOR memory.

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

pAddress: pointer to Device address

pData: pointer to read data

Return values

HAL status

Notes

None.

HAL NOR Generic Driver UM1725

## 31.2.7.4 HAL\_NOR\_Program

Function Name HAL\_StatusTypeDef HAL\_NOR\_Program (

NOR\_HandleTypeDef \* hnor, uint32\_t \* pAddress, uint16\_t \*

pData)

Function Description Program data to NOR memory.

• **hnor**: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

• pAddress : Device address

• pData: pointer to the data to write

Return values • HAL status

Notes • None.

#### 31.2.7.5 HAL\_NOR\_ReadBuffer

Function Name HAL\_StatusTypeDef HAL\_NOR\_ReadBuffer (

NOR\_HandleTypeDef \* hnor, uint32\_t uwAddress, uint16\_t \*

pData, uint32\_t uwBufferSize)

Function Description Reads a block of data from the FMC NOR memory.

Parameters • hnor: pointer to a NOR\_HandleTypeDef structure that

contains the configuration information for NOR module.

uwAddress: NOR memory internal address to read from.

• **pData**: pointer to the buffer that receives the data read from

the NOR memory.

• **uwBufferSize**: number of Half word to read.

Return values 

• HAL status

Notes 

None.

## 31.2.7.6 HAL\_NOR\_ProgramBuffer

Function Name HAL\_StatusTypeDef HAL\_NOR\_ProgramBuffer (

NOR\_HandleTypeDef \* hnor, uint32\_t uwAddress, uint16\_t \*



UM1725 HAL NOR Generic Driver

#### pData, uint32\_t uwBufferSize)

**Function Description** 

Writes a half-word buffer to the FMC NOR memory.

**Parameters** 

- hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.
- uwAddress: NOR memory internal address from which the data
- **pData**: pointer to source data buffer.
- uwBufferSize: number of Half words to write. The maximum

allowed

Return values

HAL status

Notes

None.

## 31.2.7.7 HAL\_NOR\_Erase\_Block

Function Name HAL\_StatusTypeDef HAL\_NOR\_Erase\_Block (

NOR\_HandleTypeDef \* hnor, uint32\_t BlockAddress, uint32\_t

Address)

**Function Description** 

Erase the specified block of the NOR memory.

**Parameters** 

- hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.
- BlockAddress: Block to erase address
- Address : Device address

Return values

HAL status

Notes

None.

## 31.2.7.8 HAL\_NOR\_Erase\_Chip

Function Name HAL\_StatusTypeDef HAL\_NOR\_Erase\_Chip (

NOR\_HandleTypeDef \* hnor, uint32\_t Address)

**Function Description** 

Erase the entire NOR chip.

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

• Address: Device address

Return values 

• HAL status



Notes

None.

## 31.2.7.9 HAL\_NOR\_Read\_CFI

Function Name HAL\_StatusTypeDef HAL\_NOR\_Read\_CFI (

NOR\_HandleTypeDef \* hnor, NOR\_CFITypeDef \* pNOR\_CFI)

Function Description Read NOR flash CFI IDs.

• **hnor**: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

pNOR\_CFI: pointer to NOR CFI IDs structure

Return values • HAL status

Notes • None.

#### 31.2.8 Control functions

## 31.2.8.1 HAL\_NOR\_WriteOperation\_Enable

Function Name HAL\_StatusTypeDef HAL\_NOR\_WriteOperation\_Enable (

NOR\_HandleTypeDef \* hnor)

Function Description Enables dynamically NOR write operation.

Parameters • hnor: pointer to a NOR\_HandleTypeDef structure that

contains the configuration information for NOR module.

Return values 

• HAL status

Notes • None.

## 31.2.8.2 HAL\_NOR\_WriteOperation\_Disable

Function Name HAL\_StatusTypeDef HAL\_NOR\_WriteOperation\_Disable (

NOR\_HandleTypeDef \* hnor)

504/865 DocID025834 Rev 1



UM1725 HAL NOR Generic Driver

Function Description Disables dynamically NOR write operation.

• **hnor**: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Return values 

• HAL status

Notes • None.

#### 31.2.9 State functions

# 31.2.9.1 HAL\_NOR\_GetState

Function Name HAL\_NOR\_StateTypeDef HAL\_NOR\_GetState (

NOR\_HandleTypeDef \* hnor)

Function Description

return the NOR controller state

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Return values 
• NOR controller state

Notes • None.

#### 31.2.9.2 HAL\_NOR\_GetStatus

Function Name NOR\_StatusTypedef HAL\_NOR\_GetStatus (

NOR\_HandleTypeDef \* hnor, uint32\_t Address, uint32\_t

Timeout)

**Function Description** 

Returns the NOR operation status.

**Parameters** 

 hnor: pointer to a NOR\_HandleTypeDef structure that contains the configuration information for NOR module.

Address : Device address

• Timeout : NOR progamming Timeout

Return values • NOR\_Status : The returned value can be:

NOR\_SUCCESS, NOR\_ERROR or NOR\_TIMEOUT

HAL NOR Generic Driver UM1725

# 31.3 NOR Firmware driver defines

#### 31.3.1 NOR

NOR

NOR\_Exported\_Constants

• #define: **MC\_ADDRESS** ((uint16\_t)0x0000)

• #define: **DEVICE\_CODE1\_ADDR** ((uint16\_t)0x0001)

• #define: **DEVICE\_CODE2\_ADDR** ((uint16\_t)0x000E)

• #define: **DEVICE\_CODE3\_ADDR** ((uint16\_t)0x000F)

• #define: CFI1\_ADDRESS ((uint16\_t)0x61)

• #define: CFI2\_ADDRESS ((uint16\_t)0x62)

• #define: CFI3\_ADDRESS ((uint16\_t)0x63)

• #define: CFI4\_ADDRESS ((uint16\_t)0x64)

#define: NOR\_TMEOUT ((uint16\_t)0xFFFF)

• #define: NOR\_MEMORY\_8B

506/865

UM1725 HAL NOR Generic Driver

#define: NOR\_MEMORY\_ADRESS ((uint32\_t)0x60000000)

#### **32 HAL PCCARD Generic Driver**

#### 32.1 **PCCARD** Firmware driver registers structures

#### 32.1.1 PCCARD HandleTypeDef

PCCARD\_HandleTypeDef is defined in the stm32f4xx\_hal\_pccard.h **Data Fields** 

- FMC\_PCCARD\_TypeDef \* Instance
- FMC\_PCCARD\_InitTypeDef Init
- IO HAL PCCARD StateTypeDef State
- HAL\_LockTypeDef Lock

#### **Field Documentation**

- FMC\_PCCARD\_TypeDef\* PCCARD\_HandleTypeDef::Instance
  - Register base address for PCCARD device
- FMC PCCARD InitTypeDef PCCARD HandleTypeDef::Init
  - PCCARD device control configuration parameters
- \_IO HAL\_PCCARD\_StateTypeDef PCCARD\_HandleTypeDef::State
  - PCCARD device access state
- HAL LockTypeDef PCCARD HandleTypeDef::Lock
  - PCCARD Lock

#### 32.2 **PCCARD Firmware driver API description**

The following section lists the various functions of the PCCARD library.

#### 32.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control PCCARD/compact flash memories. It uses the FMC/FSMC layer functions to interface with PCCARD devices. This driver is used for:

- PCCARD/compact flash memory configuration sequence using the function HAL PCCARD Init() with control and timing parameters for both common and attribute spaces.
- Read PCCARD/compact flash memory maker and device IDs using the function HAL CF Read ID(). The read information is stored in the CompactFlash ID structure declared by the function caller.
- Access PCCARD/compact flash memory by read/write operations using the functions HAL\_CF\_Read\_Sector()/HAL\_CF\_Write\_Sector(), to read/write sector.
- Perform PCCARD/compact flash Reset chip operation using the function HAL\_CF\_Reset().
- Perform PCCARD/compact flash erase sector operation using the function HAL\_CF\_Erase\_Sector().

508/865 DocID025834 Rev 1



- Read the PCCARD/compact flash status operation using the function HAL CF ReadStatus().
- You can monitor the PCCARD/compact flash device HAL state by calling the function HAL\_PCCARD\_GetState()



This driver is a set of generic APIs which handle standard PCCARD/compact flash operations. If a PCCARD/compact flash device contains different operations and/or implementations, it should be implemented separately.

#### 32.2.2 PCCARD Initialization and de-initialization functions

This section provides functions allowing to initialize/de-initialize the PCCARD memory

- HAL\_PCCARD\_Init()
- HAL\_PCCARD\_Delnit()
- HAL PCCARD MspInit()
- HAL\_PCCARD\_MspDeInit()

# 32.2.3 PCCARD Input and Output functions

This section provides functions allowing to use and control the PCCARD memory

- HAL\_CF\_Read\_ID()
- HAL CF Read Sector()
- HAL\_CF\_Write\_Sector()
- HAL\_CF\_Erase\_Sector()
- HAL CF Reset()
- HAL\_PCCARD\_IRQHandler()
- HAL PCCARD ITCallback()

#### 32.2.4 PCCARD State functions

This subsection permits to get in run-time the status of the PCCARD controller and the data flow.

- HAL\_PCCARD\_GetState()
- HAL\_CF\_GetStatus()
- HAL\_CF\_ReadStatus()

#### 32.2.5 Initialization and de-initialization functions

#### 32.2.5.1 HAL\_PCCARD\_Init

Function Name HAL\_StatusTypeDef HAL\_PCCARD\_Init (

PCCARD\_HandleTypeDef \* hpccard,

FMC\_NAND\_PCC\_TimingTypeDef \* ComSpaceTiming, FMC\_NAND\_PCC\_TimingTypeDef \* AttSpaceTiming, FMC\_NAND\_PCC\_TimingTypeDef \* IOSpaceTiming)



Function Description Perform the PCCARD memory Initialization sequence.

• **hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

that contains the configuration information for PCC module.

ComSpaceTiming: Common space timing structure
 AttSpaceTiming: Attribute space timing structure

• IOSpaceTiming: IO space timing structure

Return values • HAL status

Notes • None.

#### 32.2.5.2 HAL\_PCCARD\_Delnit

Function Name HAL\_StatusTypeDef HAL\_PCCARD\_DeInit (

PCCARD\_HandleTypeDef \* hpccard)

Function Description Perform the PCCARD memory De-initialization sequence.

• **hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

module.

Return values 

• HAL status

Notes • None.

#### 32.2.5.3 HAL\_PCCARD\_MspInit

510/865

Function Name void HAL\_PCCARD\_MspInit ( PCCARD\_HandleTypeDef \*

hpccard)

Function Description PCCARD MSP Init.

Parameters • hpccard : pointer to a PCCARD\_HandleTypeDef structure

that contains the configuration information for PCCARD

module.

Return values 

None.

## 32.2.5.4 HAL\_PCCARD\_MspDeInit

Function Name void HAL\_PCCARD\_MspDeInit ( PCCARD\_HandleTypeDef \*

hpccard)

Function Description PC

PCCARD MSP Delnit.

**Parameters** 

 hpccard: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

module.

Return values

None.

Notes

None.

## 32.2.6 Input and Output functions

#### 32.2.6.1 HAL\_CF\_Read\_ID

Function Name HAL\_StatusTypeDef HAL\_CF\_Read\_ID (

PCCARD\_HandleTypeDef \* hpccard, uint8\_t

CompactFlash\_ID, uint8\_t \* pStatus)

**Function Description** 

Read Compact Flash's ID.

**Parameters** 

• **hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

module.

• CompactFlash ID: Compact flash ID structure.

pStatus: pointer to compact flash status

Return values 

• HAL status

Notes 

None.

#### 32.2.6.2 HAL\_CF\_Read\_Sector

Function Name HAL\_StatusTypeDef HAL\_CF\_Read\_Sector (

PCCARD\_HandleTypeDef \* hpccard, uint16\_t \* pBuffer,

uint16\_t SectorAddress, uint8\_t \* pStatus)



**Function Description** 

Read sector from PCCARD memory.

**Parameters** 

**hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD module.

pBuffer: pointer to destination read buffer SectorAddress: Sector address to read

pStatus: pointer to CF status

Return values **HAL** status

Notes None.

#### 32.2.6.3 **HAL\_CF\_Write\_Sector**

HAL\_StatusTypeDef HAL\_CF\_Write\_Sector ( **Function Name** 

PCCARD\_HandleTypeDef \* hpccard, uint16\_t \* pBuffer,

uint16\_t SectorAddress, uint8\_t \* pStatus)

**Function Description** 

Write sector to PCCARD memory.

**Parameters** 

**hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD module.

pBuffer: pointer to source write buffer SectorAddress: Sector address to write

pStatus: pointer to CF status

Return values **HAL** status

Notes None.

#### 32.2.6.4 **HAL CF Erase Sector**

**Function Name** HAL\_StatusTypeDef HAL\_CF\_Erase\_Sector (

PCCARD\_HandleTypeDef \* hpccard, uint16\_t SectorAddress,

uint8\_t \* pStatus)

**Function Description** 

Erase sector from PCCARD memory.

**Parameters** 

**hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

module.

SectorAddress: Sector address to erase

512/865 DocID025834 Rev 1



• pStatus: pointer to CF status

Return values • HAL status

Notes • None.

## 32.2.6.5 HAL\_CF\_Reset

Function Name HAL\_StatusTypeDef HAL\_CF\_Reset (

PCCARD\_HandleTypeDef \* hpccard)

**Function Description** 

Reset the PCCARD memory.

**Parameters** 

 hpccard: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

module.

Return values

HAL status

**Notes** 

None.

#### 32.2.6.6 HAL\_PCCARD\_IRQHandler

Function Name void HAL\_PCCARD\_IRQHandler ( PCCARD\_HandleTypeDef \*

hpccard)

**Function Description** 

This function handles PCCARD device interrupt request.

**Parameters** 

 hpccard: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD

nat contains the configuration information for FC

module.

Return values 

• HAL status

Notes • None.

## 32.2.6.7 HAL\_PCCARD\_ITCallback



**Function Name** void HAL\_PCCARD\_ITCallback ( PCCARD\_HandleTypeDef \* hpccard) **Function Description** PCCARD interrupt feature callback. **Parameters hpccard**: pointer to a PCCARD\_HandleTypeDef structure that contains the configuration information for PCCARD module. Return values None.

#### 32.2.7 **State functions**

Notes

#### 32.2.7.1 **HAL\_PCCARD\_GetState**

HAL\_PCCARD\_StateTypeDef HAL\_PCCARD\_GetState ( **Function Name** 

PCCARD\_HandleTypeDef \* hpccard)

**Function Description** 

return the PCCARD controller state

None.

**Parameters hpccard**: pointer to a PCCARD\_HandleTypeDef structure

that contains the configuration information for PCCARD

module.

Return values **HAL** state

Notes None.

#### 32.2.7.2 **HAL\_CF\_GetStatus**

**Function Name** CF StatusTypedef HAL CF GetStatus (

PCCARD\_HandleTypeDef \* hpccard)

**Function Description** 

Get the compact flash memory status.

**Parameters** 

**hpccard**: pointer to a PCCARD HandleTypeDef structure that contains the configuration information for PCCARD

module.

Return values New status of the CF operation. This parameter can be:

> CompactFlash TIMEOUT ERROR: when the previous operation generate a Timeout error

CompactFlash READY: when memory is ready for



#### the next operation

Notes

None.

#### 32.2.7.3 HAL\_CF\_ReadStatus

Function Name CF\_StatusTypedef HAL\_CF\_ReadStatus (

PCCARD\_HandleTypeDef \* hpccard)

Function Description Reads the Compact Flash memory status using the Read status

command.

Parameters • hpccard : pointer to a PCCARD\_HandleTypeDef structure

that contains the configuration information for PCCARD

module.

Return values • The status of the Compact Flash memory. This

parameter can be:

CompactFlash\_BUSY: when memory is busy

CompactFlash\_READY: when memory is ready for

the next operation

CompactFlash\_ERROR: when the previous operation

gererates error

Notes • None.

## 32.3 PCCARD Firmware driver defines

#### 32.3.1 PCCARD

**PCCARD** 

PCCARD\_Exported\_Constants

- #define: CF\_DEVICE\_ADDRESS ((uint32\_t)0x90000000)
- #define: CF\_ATTRIBUTE\_SPACE\_ADDRESS ((uint32\_t)0x98000000)
- #define: CF\_COMMON\_SPACE\_ADDRESS CF\_DEVICE\_ADDRESS

- #define: CF\_IO\_SPACE\_ADDRESS ((uint32\_t)0x9C000000)
- #define: CF\_IO\_SPACE\_PRIMARY\_ADDR ((uint32\_t)0x9C0001F0)
- #define: **CF\_DATA** ((uint8\_t)0x00)
- #define: CF\_SECTOR\_COUNT ((uint8\_t)0x02)
- #define: CF\_SECTOR\_NUMBER ((uint8\_t)0x03)
- #define: CF\_CYLINDER\_LOW ((uint8\_t)0x04)
- #define: CF\_CYLINDER\_HIGH ((uint8\_t)0x05)
- #define: CF\_CARD\_HEAD ((uint8\_t)0x06)
- #define: CF\_STATUS\_CMD ((uint8\_t)0x07)
- #define: CF\_STATUS\_CMD\_ALTERNATE ((uint8\_t)0x0E)
- #define: CF\_COMMON\_DATA\_AREA ((uint16\_t)0x0400)
- #define: CF\_READ\_SECTOR\_CMD ((uint8\_t)0x20)

- #define: CF\_WRITE\_SECTOR\_CMD ((uint8\_t)0x30)
- #define: CF\_ERASE\_SECTOR\_CMD ((uint8\_t)0xC0)
- #define: CF\_IDENTIFY\_CMD ((uint8\_t)0xEC)
- #define: CF\_TIMEOUT\_ERROR ((uint8\_t)0x60)
- #define: CF\_BUSY ((uint8\_t)0x80)
- #define: CF\_PROGR ((uint8\_t)0x01)
- #define: CF\_READY ((uint8\_t)0x40)
- #define: CF\_SECTOR\_SIZE ((uint32\_t)255)

HAL PCD Generic Driver UM1725

# 33 HAL PCD Generic Driver

# 33.1 PCD Firmware driver registers structures

# 33.1.1 PCD\_HandleTypeDef

PCD\_HandleTypeDef is defined in the stm32f4xx\_hal\_pcd.h
Data Fields

- PCD\_TypeDef \* Instance
- PCD\_InitTypeDef Init
- PCD\_EPTypeDef IN\_ep
- PCD\_EPTypeDef OUT\_ep
- HAL\_LockTypeDef Lock
- \_\_IO PCD\_StateTypeDef State
- uint32 t Setup
- void \* pData

#### **Field Documentation**

- PCD\_TypeDef\* PCD\_HandleTypeDef::Instance
  - Register base address
- PCD\_InitTypeDef PCD\_HandleTypeDef::Init
  - PCD required parameters
- PCD\_EPTypeDef PCD\_HandleTypeDef::IN\_ep[15]
  - IN endpoint parameters
- PCD\_EPTypeDef PCD\_HandleTypeDef::OUT\_ep[15]
  - OUT endpoint parameters
- HAL\_LockTypeDef PCD\_HandleTypeDef::Lock
  - PCD peripheral status
- \_\_IO PCD\_StateTypeDef PCD\_HandleTypeDef::State
  - PCD communication state
- uint32 t PCD HandleTypeDef::Setup[12]
  - Setup packet buffer
- void\* PCD\_HandleTypeDef::pData
  - Pointer to upper stack Handler

# 33.2 PCD Firmware driver API description

The following section lists the various functions of the PCD library.

#### 33.2.1 How to use this driver

The PCD HAL driver can be used as follows:

UM1725 HAL PCD Generic Driver

 Declare a PCD\_HandleTypeDef handle structure, for example: PCD\_HandleTypeDef hpcd:

- 2. Fill parameters of Init structure in HCD handle
- 3. Call HAL\_PCD\_Init() API to initialize the HCD peripheral (Core, Device core, ...)
- 4. Initialize the PCD low level resources through the HAL\_PCD\_MspInit() API:
  - a. Enable the PCD/USB Low Level interface clock using
    - \_\_OTGFS-OTG\_CLK\_ENABLE()/\_\_OTGHS-OTG\_CLK\_ENABLE();
    - OTGHSULPI CLK ENABLE(); (For High Speed Mode)
  - b. Initialize the related GPIO clocks
  - c. Configure PCD pin-out
  - d. Configure PCD NVIC interrupt
- 5. Associate the Upper USB device stack to the HAL PCD Driver:
  - a. hpcd.pData = pdev;
- 6. Enable HCD transmission and reception:
  - a. HAL\_PCD\_Start();

#### 33.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- HAL PCD Init()
- HAL\_PCD\_Delnit()
- HAL\_PCD\_MspInit()
- HAL\_PCD\_MspDeInit()

#### 33.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the PCD data transfers.

- HAL\_PCD\_Start()
- HAL\_PCD\_Stop()
- HAL PCD IRQHandler()
- HAL\_PCD\_DataOutStageCallback()
- HAL\_PCD\_DataInStageCallback()
- HAL\_PCD\_SetupStageCallback()
- HAL\_PCD\_SOFCallback()
- HAL\_PCD\_ResetCallback()
- HAL PCD SuspendCallback()
- HAL\_PCD\_ResumeCallback()
- HAL PCD ISOOUTIncompleteCallback()
- HAL PCD ISOINIncompleteCallback()
- HAL\_PCD\_ConnectCallback()
- HAL\_PCD\_DisconnectCallback()

#### 33.2.4 Peripheral Control functions

This subsection provides a set of functions allowing to control the PCD data transfers.

- HAL\_PCD\_DevConnect()
- HAL\_PCD\_DevDisconnect()
- HAL PCD SetAddress()
- HAL PCD EP Open()

- HAL\_PCD\_EP\_Close()
- HAL\_PCD\_EP\_Receive()
- HAL\_PCD\_EP\_GetRxCount()
- HAL\_PCD\_EP\_Transmit()
- HAL\_PCD\_EP\_SetStall()
- HAL\_PCD\_EP\_CIrStall()
- HAL\_PCD\_EP\_Flush()
- HAL\_PCD\_SetTxFiFo()
- HAL\_PCD\_SetRxFiFo()
- HAL PCD ActiveRemoteWakeup()
- HAL\_PCD\_DeActiveRemoteWakeup()

## 33.2.5 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

HAL PCD GetState()

## 33.2.6 Initialization and de-initialization functions

#### 33.2.6.1 HAL PCD Init

Function Name HAL\_StatusTypeDef HAL\_PCD\_Init ( PCD\_HandleTypeDef \*

hpcd)

Function Description 
Initializes the PCD according to the specified parameters in the

PCD\_InitTypeDef and create the associated handle.

Parameters • hpcd : PCD handle

Return values 

• HAL status

Notes • None.

#### 33.2.6.2 HAL\_PCD\_DeInit

Function Name HAL\_StatusTypeDef HAL\_PCD\_DeInit ( PCD\_HandleTypeDef \*

hpcd)

Function Description Delnitializes the PCD peripheral.

Parameters • hpcd : PCD handle

Return values • HAL status

# 33.2.6.3 HAL\_PCD\_MspInit

Function Name void HAL\_PCD\_MspInit ( PCD\_HandleTypeDef \* hpcd)

Function Description Initializes the PCD MSP.

Parameters • hpcd : PCD handle

Return values • None.

Notes • None.

## 33.2.6.4 HAL\_PCD\_MspDeInit

Function Name void HAL\_PCD\_MspDeInit ( PCD\_HandleTypeDef \* hpcd)

Function Description Delnitializes PCD MSP.

Parameters • hpcd : PCD handle

Return values • None.
Notes • None.

## 33.2.7 IO operation functions

## 33.2.7.1 HAL\_PCD\_Start

Function Name HAL\_StatusTypeDef HAL\_PCD\_Start ( PCD\_HandleTypeDef \*

hpcd)

Function Description Start The USB OTG Device.

Parameters • hpcd : PCD handle

Return values • HAL status

HAL PCD Generic Driver UM1725

## 33.2.7.2 HAL\_PCD\_Stop

Function Name HAL\_StatusTypeDef HAL\_PCD\_Stop ( PCD\_HandleTypeDef \*

hpcd)

Function Description Stop The USB OTG Device.

Parameters • hpcd : PCD handle

Return values • HAL status

Notes • None.

#### 33.2.7.3 HAL\_PCD\_IRQHandler

Function Name void HAL\_PCD\_IRQHandler ( PCD\_HandleTypeDef \* hpcd)

Function Description This function handles PCD interrupt request.

Parameters • hpcd : PCD handle

Return values 

• HAL status

Notes • None.

## 33.2.7.4 HAL\_PCD\_DataOutStageCallback

Function Name void HAL\_PCD\_DataOutStageCallback ( PCD\_HandleTypeDef

\* hpcd, uint8\_t epnum)

Function Description Data out stage callbacks.

Parameters • hpcd : PCD handle

Return values

None.

Notes

None.

#### 33.2.7.5 HAL\_PCD\_DataInStageCallback

Function Name void HAL\_PCD\_DataInStageCallback ( PCD\_HandleTypeDef \*

hpcd, uint8\_t epnum)

Function Description Data IN stage callbacks.

Parameters • hpcd : PCD handle

Return values

None.

Notes

None.

## 33.2.7.6 HAL\_PCD\_SetupStageCallback

Function Name void HAL\_PCD\_SetupStageCallback ( PCD\_HandleTypeDef \*

hpcd)

Function Description Setup stage callback.

Parameters • hpcd : PCD handle

Return values

None.

Notes

None.

#### 33.2.7.7 HAL\_PCD\_SOFCallback

Function Name void HAL\_PCD\_SOFCallback ( PCD\_HandleTypeDef \* hpcd)

Function Description USB Start Of Frame callbacks.

Parameters • hpcd : PCD handle

Return values • None.
Notes • None.

## 33.2.7.8 HAL\_PCD\_ResetCallback

Function Name void HAL\_PCD\_ResetCallback ( PCD\_HandleTypeDef \* hpcd)

Function Description USB Reset callbacks.

Parameters • hpcd : PCD handle

Return values • None.

Notes • None.

# 33.2.7.9 HAL\_PCD\_SuspendCallback

Function Name void HAL\_PCD\_SuspendCallback ( PCD\_HandleTypeDef \*

hpcd)

Function Description Suspend event callbacks.

Parameters • hpcd : PCD handle

Return values • None.
Notes • None.

#### 33.2.7.10 HAL\_PCD\_ResumeCallback

Function Name void HAL\_PCD\_ResumeCallback ( PCD\_HandleTypeDef \*

hpcd)

Function Description Resume event callbacks.

Parameters • hpcd : PCD handle

Return values • None.

Notes • None.

UM1725 HAL PCD Generic Driver

## 33.2.7.11 HAL\_PCD\_ISOOUTIncompleteCallback

Function Name void HAL\_PCD\_ISOOUTIncompleteCallback (

PCD\_HandleTypeDef \* hpcd, uint8\_t epnum)

Function Description Incomplete ISO OUT callbacks.

Parameters • hpcd : PCD handle

Return values • None.
Notes • None.

#### 33.2.7.12 HAL\_PCD\_ISOINIncompleteCallback

Function Name void HAL\_PCD\_ISOINIncompleteCallback (

PCD\_HandleTypeDef \* hpcd, uint8\_t epnum)

Function Description Incomplete ISO IN callbacks.

Parameters • hpcd : PCD handle

Return values • None.

Notes • None.

#### 33.2.7.13 HAL\_PCD\_ConnectCallback

Function Name void HAL\_PCD\_ConnectCallback ( PCD\_HandleTypeDef \*

hpcd)

Function Description Connection event callbacks.

Parameters • hpcd : PCD handle

Return values

None.

Notes

None.

## 33.2.7.14 HAL\_PCD\_DisconnectCallback

Function Name void HAL\_PCD\_DisconnectCallback ( PCD\_HandleTypeDef \*

hpcd)

Function Description Disconnection event callbacks.

Parameters • hpcd : PCD handle

Return values • None.

Notes • None.

# 33.2.8 Peripheral Control functions

#### 33.2.8.1 HAL\_PCD\_DevConnect

Function Name HAL\_StatusTypeDef HAL\_PCD\_DevConnect (

PCD\_HandleTypeDef \* hpcd)

Function Description Send an amount of data in blocking mode.

Parameters • hpcd : PCD handle

Return values 
• HAL status

Notes • None.

#### 33.2.8.2 HAL\_PCD\_DevDisconnect

Function Name HAL\_StatusTypeDef HAL\_PCD\_DevDisconnect (

PCD\_HandleTypeDef \* hpcd)

Function Description Send an amount of data in blocking mode.

Parameters • hpcd : PCD handle

Return values 

• HAL status

#### 33.2.8.3 HAL\_PCD\_SetAddress

Function Name HAL\_StatusTypeDef HAL\_PCD\_SetAddress (

PCD\_HandleTypeDef \* hpcd, uint8\_t address)

Function Description Set the USB Device address.

Parameters • hpcd : PCD handle

address: new device address

Return values • HAL status

Notes • None.

#### 33.2.8.4 HAL\_PCD\_EP\_Open

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_Open (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr, uint16\_t

ep\_mps, uint8\_t ep\_type)

Function Description Open and configure an endpoint.

Parameters • hpcd : PCD handle

ep\_addr: endpoint address

ep\_mps: endpoint max packert size

• ep type: endpoint type

Return values • HAL status

Notes • None.

# 33.2.8.5 HAL\_PCD\_EP\_Close

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_Close (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr)

Function Description Deactivate an endpoint.

Parameters • hpcd : PCD handle

• **ep\_addr**: endpoint address

Return values 

• HAL status

Notes • None.

## 33.2.8.6 HAL\_PCD\_EP\_Receive

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_Receive (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr, uint8\_t \* pBuf,

uint32\_t len)

Function Description Receive an amount of data.

Parameters • hpcd : PCD handle

ep\_addr: endpoint address

pBuf: pointer to the reception buffer
len: amount of data to be received

Return values 

• HAL status

Notes • None.

## 33.2.8.7 HAL\_PCD\_EP\_GetRxCount

Function Name uint16\_t HAL\_PCD\_EP\_GetRxCount ( PCD\_HandleTypeDef \*

hpcd, uint8\_t ep\_addr)

Function Description Get Received Data Size.

Parameters • hpcd : PCD handle

• **ep\_addr**: endpoint address

Return values • Data Size

Notes • None.

#### 33.2.8.8 HAL\_PCD\_EP\_Transmit

UM1725 HAL PCD Generic Driver

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_Transmit (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr, uint8\_t \* pBuf,

uint32\_t len)

Function Description Send an amount of data.

Parameters • hpcd : PCD handle

ep\_addr: endpoint address

• **pBuf**: pointer to the transmission buffer

len: amount of data to be sent

Return values 

• HAL status

Notes 

None.

#### 33.2.8.9 HAL\_PCD\_EP\_SetStall

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_SetStall (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr)

Function Description Set a STALL condition over an endpoint.

Parameters • hpcd : PCD handle

ep\_addr: endpoint address

Return values • HAL status

Notes • None.

#### 33.2.8.10 HAL PCD EP CIrStall

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_CIrStall (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr)

Function Description Clear a STALL condition over in an endpoint.

Parameters • hpcd : PCD handle

• **ep\_addr**: endpoint address

Return values 

• HAL status

# 33.2.8.11 HAL\_PCD\_EP\_Flush

Function Name HAL\_StatusTypeDef HAL\_PCD\_EP\_Flush (

PCD\_HandleTypeDef \* hpcd, uint8\_t ep\_addr)

Function Description Flush an endpoint.

Parameters • hpcd : PCD handle

ep\_addr: endpoint address

Return values 

• HAL status

Notes • None.

#### 33.2.8.12 HAL\_PCD\_SetTxFiFo

Function Name HAL\_StatusTypeDef HAL\_PCD\_SetTxFiFo (

PCD\_HandleTypeDef \* hpcd, uint8\_t fifo, uint16\_t size)

Function Description Update FIFO configuration.

Parameters • hpcd : PCD handle

Return values 

• HAL status

Notes • None.

# 33.2.8.13 HAL\_PCD\_SetRxFiFo

Function Name HAL\_StatusTypeDef HAL\_PCD\_SetRxFiFo (

PCD\_HandleTypeDef \* hpcd, uint16\_t size)

Function Description Update FIFO configuration.

Parameters • hpcd : PCD handle

Return values • HAL status

UM1725 HAL PCD Generic Driver

## 33.2.8.14 HAL\_PCD\_ActiveRemoteWakeup

Function Name HAL\_StatusTypeDef HAL\_PCD\_ActiveRemoteWakeup (

PCD\_HandleTypeDef \* hpcd)

Function Description HAL\_PCD\_ActiveRemoteWakeup : active remote wakeup

signalling.

Parameters • hpcd : PCD handle

Return values • HAL status

Notes 

None.

#### 33.2.8.15 HAL\_PCD\_DeActiveRemoteWakeup

Function Name HAL\_StatusTypeDef HAL\_PCD\_DeActiveRemoteWakeup (

PCD\_HandleTypeDef \* hpcd)

Function Description HAL\_PCD\_DeActiveRemoteWakeup : de-active remote wakeup

signalling.

Parameters • hpcd : PCD handle

Return values • HAL status

Notes • None.

#### 33.2.9 Peripheral State functions

## 33.2.9.1 HAL\_PCD\_GetState

Function Name PCD\_StateTypeDef HAL\_PCD\_GetState ( PCD\_HandleTypeDef

\* hpcd)

Function Description Return the PCD state.

Parameters • hpcd : PCD handle

Return values • HAL state

HAL PCD Generic Driver UM1725

# 33.3 PCD Firmware driver defines

#### 33.3.1 PCD

PCD

PCD\_Interrupt\_Clock

- #define: USB\_FS\_EXTI\_TRIGGER\_RISING\_EDGE ((uint32\_t)0x08)
- #define: USB\_FS\_EXTI\_TRIGGER\_FALLING\_EDGE ((uint32\_t)0x0C)
- #define: USB\_FS\_EXTI\_TRIGGER\_BOTH\_EDGE ((uint32\_t)0x10)
- #define: USB\_HS\_EXTI\_TRIGGER\_RISING\_EDGE ((uint32\_t)0x08)
- #define: USB\_HS\_EXTI\_TRIGGER\_FALLING\_EDGE ((uint32\_t)0x0C)
- #define: USB\_HS\_EXTI\_TRIGGER\_BOTH\_EDGE ((uint32\_t)0x10)
- #define: USB\_HS\_EXTI\_LINE\_WAKEUP ((uint32\_t)0x00100000)

  External interrupt line 20 Connected to the USB HS EXTI Line
- #define: USB\_FS\_EXTI\_LINE\_WAKEUP ((uint32\_t)0x00040000)

  External interrupt line 18 Connected to the USB FS EXTI Line
- #define: \_\_HAL\_USB\_HS\_EXTI\_ENABLE\_IT EXTI->IMR |= (USB\_HS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_HS\_EXTI\_DISABLE\_IT EXTI->IMR &= ~(USB\_HS\_EXTI\_LINE\_WAKEUP)

- #define: \_\_HAL\_USB\_HS\_EXTI\_GET\_FLAG EXTI->PR & (USB\_HS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_HS\_EXTI\_CLEAR\_FLAG EXTI->PR = (USB\_HS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_HS\_EXTI\_SET\_RISING\_EGDE\_TRIGGER EXTI->FTSR &=
   ~(USB\_HS\_EXTI\_LINE\_WAKEUP);\ EXTI->RTSR /=
   USB\_HS\_EXTI\_LINE\_WAKEUP
- #define: \_\_HAL\_USB\_HS\_EXTI\_SET\_FALLING\_EGDE\_TRIGGER EXTI->FTSR |= (USB\_HS\_EXTI\_LINE\_WAKEUP);\ EXTI->RTSR &= ~(USB\_HS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_HS\_EXTI\_SET\_FALLINGRISING\_TRIGGER EXTI->RTSR
   &= ~(USB\_HS\_EXTI\_LINE\_WAKEUP);\ EXTI->FTSR &=
   ~(USB\_HS\_EXTI\_LINE\_WAKEUP;)\ EXTI->FTSR |=
   USB\_HS\_EXTI\_LINE\_WAKEUP;\ EXTI->FTSR |= USB\_HS\_EXTI\_LINE\_WAKEUP
- #define: \_\_HAL\_USB\_FS\_EXTI\_ENABLE\_IT EXTI->IMR |= USB\_FS\_EXTI\_LINE\_WAKEUP
- #define: \_\_HAL\_USB\_FS\_EXTI\_DISABLE\_IT EXTI->IMR &= ~(USB\_FS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_FS\_EXTI\_GET\_FLAG EXTI->PR & (USB FS EXTI LINE WAKEUP)
- #define: \_\_HAL\_USB\_FS\_EXTI\_CLEAR\_FLAG EXTI->PR = USB\_FS\_EXTI\_LINE\_WAKEUP

HAL PCD Generic Driver UM1725

#define: \_\_HAL\_USB\_FS\_EXTI\_SET\_RISING\_EGDE\_TRIGGER EXTI->FTSR &=
 ~(USB\_FS\_EXTI\_LINE\_WAKEUP);\ EXTI->RTSR |=
 USB\_FS\_EXTI\_LINE\_WAKEUP

- #define: \_\_HAL\_USB\_FS\_EXTI\_SET\_FALLING\_EGDE\_TRIGGER EXTI->FTSR |= (USB\_FS\_EXTI\_LINE\_WAKEUP);\EXTI->RTSR &= ~(USB\_FS\_EXTI\_LINE\_WAKEUP)
- #define: \_\_HAL\_USB\_FS\_EXTI\_SET\_FALLINGRISING\_TRIGGER EXTI->RTSR &=
   ~(USB\_FS\_EXTI\_LINE\_WAKEUP);\ EXTI->FTSR &=
   ~(USB\_FS\_EXTI\_LINE\_WAKEUP);\ EXTI->RTSR |=
   USB\_FS\_EXTI\_LINE\_WAKEUP;\ EXTI->FTSR |= USB\_FS\_EXTI\_LINE\_WAKEUP

#### PCD\_PHY\_Module

- #define: PCD PHY ULPI 1
- #define: PCD\_PHY\_EMBEDDED 2

#### PCD\_Speed

- #define: **PCD\_SPEED\_HIGH 0**
- #define: PCD\_SPEED\_HIGH\_IN\_FULL 1
- #define: PCD SPEED FULL 2

# 34 HAL PWR Generic Driver

# 34.1 PWR Firmware driver registers structures

## 34.1.1 PWR\_PVDTypeDef

PWR\_PVDTypeDef is defined in the stm32f4xx\_hal\_pwr.h
Data Fields

- uint32\_t PVDLevel
- uint32\_t Mode

#### **Field Documentation**

- uint32 t PWR PVDTypeDef::PVDLevel
  - PVDLevel: Specifies the PVD detection level. This parameter can be a value of PWR\_PVD\_detection\_level
- uint32\_t PWR\_PVDTypeDef::Mode
  - Mode: Specifies the operating mode for the selected pins. This parameter can be a value of PWR\_PVD\_Mode

# 34.1.2 PWR\_TypeDef

PWR\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t CSR

## **Field Documentation**

- \_\_IO uint32\_t PWR\_TypeDef::CR
  - PWR power control register, Address offset: 0x00
- \_\_IO uint32\_t PWR\_TypeDef::CSR
  - PWR power control/status register, Address offset: 0x04

# 34.2 PWR Firmware driver API description

The following section lists the various functions of the PWR library.

#### 34.2.1 Initialization and de-initialization functions



After reset, the backup domain (RTC registers, RTC backup data registers and backup SRAM) is protected against possible unwanted write accesses. To enable access to the RTC Domain and RTC registers, proceed as follows:

- Enable the Power Controller (PWR) APB1 interface clock using the \_\_PWR\_CLK\_ENABLE() macro.
- Enable access to RTC domain using the HAL\_PWR\_EnableBkUpAccess() function.
- HAL PWR Delnit()
- HAL\_PWR\_EnableBkUpAccess()
- HAL PWR DisableBkUpAccess()

#### 34.2.2 Peripheral Control functions

#### **PVD** configuration

- The PVD is used to monitor the VDD power supply by comparing it to a threshold selected by the PVD Level (PLS[2:0] bits in the PWR\_CR).
- A PVDO flag is available to indicate if VDD/VDDA is higher or lower than the PVD threshold. This event is internally connected to the EXTI line16 and can generate an interrupt if enabled. This is done through \_\_HAL\_PVD\_EXTI\_ENABLE\_IT() macro.
- The PVD is stopped in Standby mode.

#### WakeUp pin configuration

- WakeUp pin is used to wake up the system from Standby mode. This pin is forced in input pull-down configuration and is active on rising edges.
- There is only one WakeUp pin: WakeUp Pin 1 on PA.00.

#### Low Power modes configuration

The devices feature 3 low-power modes:

- Sleep mode: Cortex-M4 core stopped, peripherals kept running.
- Stop mode: all clocks are stopped, regulator running, regulator in low power mode
- Standby mode: 1.2V domain powered off.

#### Sleep mode

- Entry: The Sleep mode is entered by using the HAL\_PWR\_EnterSLEEPMode(PWR\_MAINREGULATOR\_ON, PWR\_SLEEPENTRY\_WFI) functions with
  - PWR SLEEPENTRY WFI: enter SLEEP mode with WFI instruction
  - PWR\_SLEEPENTRY\_WFE: enter SLEEP mode with WFE instruction The Regulator parameter is not used for the STM32F4 family and is kept as parameter just to maintain compatibility with the lower power families (STM32L).
- Exit: Any peripheral interrupt acknowledged by the nested vectored interrupt controller (NVIC) can wake up the device from Sleep mode.

#### Stop mode

In Stop mode, all clocks in the 1.2V domain are stopped, the PLL, the HSI, and the HSE RC oscillators are disabled. Internal SRAM and register contents are preserved. The voltage regulator can be configured either in normal or low-power mode. To minimize the consumption In Stop mode, FLASH can be powered off before entering the Stop mode using the HAL\_PWR\_EnableFlashPowerDown() function. It can be switched on again by software after exiting the Stop mode using the HAL\_PWR\_DisableFlashPowerDown() function.

- Entry: The Stop mode is entered using the HAL\_PWR\_EnterSTOPMode(PWR\_MAINREGULATOR\_ON) function with:
  - Main regulator ON.
  - Low Power regulator ON.
- Exit: Any EXTI Line (Internal or External) configured in Interrupt/Event mode.

#### Standby mode

- The Standby mode allows to achieve the lowest power consumption. It is based on the Cortex-M4 deep sleep mode, with the voltage regulator disabled. The 1.2V domain is consequently powered off. The PLL, the HSI oscillator and the HSE oscillator are also switched off. SRAM and register contents are lost except for the RTC registers, RTC backup registers, backup SRAM and Standby circuitry. The voltage regulator is OFF.
  - Entry:
    - The Standby mode is entered using the HAL\_PWR\_EnterSTANDBYMode() function.
  - Exit:
    - WKUP pin rising edge, RTC alarm (Alarm A and Alarm B), RTC wakeup, tamper event, time-stamp event, external reset in NRST pin, IWDG reset.

#### Auto-wakeup (AWU) from low-power mode

- The MCU can be woken up from low-power mode by an RTC Alarm event, an RTC Wakeup event, a tamper event or a time-stamp event, without depending on an external interrupt (Auto-wakeup mode).
- RTC auto-wakeup (AWU) from the Stop and Standby modes
  - To wake up from the Stop mode with an RTC alarm event, it is necessary to configure the RTC to generate the RTC alarm using the HAL\_RTC\_SetAlarm\_IT() function.
  - To wake up from the Stop mode with an RTC Tamper or time stamp event, it is necessary to configure the RTC to detect the tamper or time stamp event using the HAL\_RTCEx\_SetTimeStamp\_IT() or HAL\_RTCEx\_SetTamper\_IT() functions.
  - To wake up from the Stop mode with an RTC WakeUp event, it is necessary to configure the RTC to generate the RTC WakeUp event using the HAL\_RTCEx\_SetWakeUpTimer\_IT() function.
- HAL PWR PVDConfig()
- HAL\_PWR\_EnablePVD()
- HAL\_PWR\_DisablePVD()
- HAL\_PWR\_EnableWakeUpPin()
- HAL PWR DisableWakeUpPin()
- HAL\_PWR\_EnterSLEEPMode()
- HAL\_PWR\_EnterSTOPMode()

- HAL\_PWR\_EnterSTANDBYMode()
- HAL\_PWR\_PVD\_IRQHandler()
- HAL\_PWR\_PVDCallback()

#### 34.2.3 Initialization and de-initialization functions

#### 34.2.3.1 HAL\_PWR\_DeInit

Function Name void HAL\_PWR\_Delnit (void)

Function Description Deinitializes the HAL PWR peripheral registers to their default

reset values.

Parameters • None.
Return values • None.
Notes • None.

#### 34.2.3.2 HAL\_PWR\_EnableBkUpAccess

Function Name void HAL\_PWR\_EnableBkUpAccess (void)

Function Description Enables access to the backup domain (RTC registers, RTC

backup data registers and backup SRAM).

Parameters • None.

Return values • None.

Notes 
• If the HSE divided by 2, 3, ..31 is used as the RTC clock, the

Backup Domain Access should be kept enabled.

#### 34.2.3.3 HAL\_PWR\_DisableBkUpAccess

Function Name void HAL\_PWR\_DisableBkUpAccess (void)

Function Description Disables access to the backup domain (RTC registers, RTC

backup data registers and backup SRAM).

Parameters • None.
Return values • None.

538/865 DocID025834 Rev 1



Notes

If the HSE divided by 2, 3, ..31 is used as the RTC clock, the Backup Domain Access should be kept enabled.

# 34.2.4 Peripheral Control functions

## 34.2.4.1 HAL\_PWR\_PVDConfig

Function Name void HAL\_PWR\_PVDConfig ( PWR\_PVDTypeDef \*

sConfigPVD)

Function Description Configures the voltage threshold detected by the Power Voltage

Detector(PVD).

Parameters • sConfigPVD: pointer to an PWR\_PVDTypeDef structure

that contains the configuration information for the PVD.

Return values 

None.

Notes

• Refer to the electrical characteristics of your device datasheet

for more details about the voltage threshold corresponding to

each detection level.

#### 34.2.4.2 HAL\_PWR\_EnablePVD

Function Name void HAL\_PWR\_EnablePVD (void)

Function Description Enables the Power Voltage Detector(PVD).

Parameters • None.
Return values • None.

Notes 

None.

## 34.2.4.3 HAL\_PWR\_DisablePVD

Function Name void HAL\_PWR\_DisablePVD (void)



Function Description Disables the Power Voltage Detector(PVD).

Parameters • None.
Return values • None.
Notes • None.

# 34.2.4.4 HAL\_PWR\_EnableWakeUpPin

Function Name void HAL\_PWR\_EnableWakeUpPin (uint32\_t WakeUpPinx)

Function Description Enables the WakeUp PINx functionality.

• WakeUpPinx : Specifies the Power Wake-Up pin to enable.

This parameter can be one of the following values:

- PWR\_WAKEUP\_PIN1:

Return values • None.

Notes • None.

# 34.2.4.5 HAL\_PWR\_DisableWakeUpPin

Function Name void HAL\_PWR\_DisableWakeUpPin (uint32\_t WakeUpPinx)

Function Description Disables the WakeUp PINx functionality.

Parameters • WakeUpPinx : Specifies the Power Wake-Up pin to disable.

This parameter can be one of the following values:

– PWR\_WAKEUP\_PIN1 :

Return values • None.

Notes • None.

#### 34.2.4.6 HAL\_PWR\_EnterSLEEPMode

UM1725 HAL PWR Generic Driver

**Function Name** 

void HAL\_PWR\_EnterSLEEPMode ( uint32\_t Regulator, uint8 t SLEEPEntry)

**Function Description** 

Enters Sleep mode.

**Parameters** 

- **Regulator**: Specifies the regulator state in SLEEP mode. This parameter can be one of the following values:
  - PWR\_MAINREGULATOR\_ON: SLEEP mode with regulator ON
  - PWR\_LOWPOWERREGULATOR\_ON: SLEEP mode with low power regulator ON

**Parameters** 

- SLEEPEntry: Specifies if SLEEP mode in entered with WFI or WFE instruction. This parameter can be one of the following values:
  - PWR\_SLEEPENTRY\_WFI: enter SLEEP mode with WFI instruction
  - PWR\_SLEEPENTRY\_WFE: enter SLEEP mode with WFE instruction

Return values

None.

Notes

- In Sleep mode, all I/O pins keep the same state as in Run mode.
- In Sleep mode, the systick is stopped to avoid exit from this mode with systick interrupt when used as time base for Timeout
- This parameter is not used for the STM32F4 family and is kept as parameter just to maintain compatibility with the lower power families.

#### 34.2.4.7 HAL\_PWR\_EnterSTOPMode

**Function Name** 

void HAL\_PWR\_EnterSTOPMode ( uint32\_t Regulator, uint8\_t STOPEntry)

Function Description

Enters Stop mode.

Parameters

- **Regulator:** Specifies the regulator state in Stop mode. This parameter can be one of the following values:
  - PWR\_MAINREGULATOR\_ON: Stop mode with regulator ON
  - PWR\_LOWPOWERREGULATOR\_ON: Stop mode with low power regulator ON
- STOPEntry: Specifies if Stop mode in entered with WFI or WFE instruction. This parameter can be one of the following values:
  - PWR\_STOPENTRY\_WFI: Enter Stop mode with WFI instruction
  - PWR\_STOPENTRY\_WFE: Enter Stop mode with WFE



#### instruction

#### Return values

#### Notes

- None.
- In Stop mode, all I/O pins keep the same state as in Run mode.
- When exiting Stop mode by issuing an interrupt or a wakeup event, the HSI RC oscillator is selected as system clock.
- When the voltage regulator operates in low power mode, an additional startup delay is incurred when waking up from Stop mode. By keeping the internal regulator ON during Stop mode, the consumption is higher although the startup time is reduced.

## 34.2.4.8 HAL\_PWR\_EnterSTANDBYMode

Function Name void HAL\_PWR\_EnterSTANDBYMode (void)

Function Description

Enters Standby mode.

**Parameters** 

None.

Return values

None.

Notes

 In Standby mode, all I/O pins are high impedance except for: Reset pad (still available)RTC\_AF1 pin (PC13) if configured for tamper, time-stamp, RTC Alarm out, or RTC clock calibration out.RTC\_AF2 pin (PI8) if configured for tamper or time-stamp.WKUP pin 1 (PA0) if enabled.

#### 34.2.4.9 HAL PWR PVD IRQHandler

Function Name void HAL PWR PVD IRQHandler (void)

**Function Description** 

This function handles the PWR PVD interrupt request.

**Parameters** 

None.

Return values

• None.

Notes

• This API should be called under the PVD\_IRQHandler().

# 34.2.4.10 HAL\_PWR\_PVDCallback

Function Name void HAL\_PWR\_PVDCallback (void)

Function Description PWR PVD interrupt callback.

Parameters • None.
Return values • None.
Notes • None.

# 34.3 PWR Firmware driver defines

# 34.3.1 PWR

**PWR** 

# PWR\_Flag

- #define: PWR\_FLAG\_WU PWR\_CSR\_WUF
- #define: PWR\_FLAG\_SB PWR\_CSR\_SBF
- #define: PWR\_FLAG\_PVDO PWR\_CSR\_PVDO
- #define: PWR\_FLAG\_BRR PWR\_CSR\_BRR
- #define: PWR\_FLAG\_VOSRDY PWR\_CSR\_VOSRDY

## PWR\_PVD\_detection\_level

- #define: PWR\_PVDLEVEL\_0 PWR\_CR\_PLS\_LEV0
- #define: PWR\_PVDLEVEL\_1 PWR\_CR\_PLS\_LEV1

- #define: PWR\_PVDLEVEL\_2 PWR\_CR\_PLS\_LEV2
- #define: PWR\_PVDLEVEL\_3 PWR\_CR\_PLS\_LEV3
- #define: PWR\_PVDLEVEL\_4 PWR\_CR\_PLS\_LEV4
- #define: PWR\_PVDLEVEL\_5 PWR\_CR\_PLS\_LEV5
- #define: PWR\_PVDLEVEL\_6 PWR\_CR\_PLS\_LEV6
- #define: *PWR\_PVDLEVEL\_7 PWR\_CR\_PLS\_LEV7*

#### PWR\_PVD\_Mode

- #define: PWR\_MODE\_EVT ((uint32\_t)0x00000000)
   No Interrupt
- #define: PWR\_MODE\_IT\_RISING ((uint32\_t)0x00000001)

  External Interrupt Mode with Rising edge trigger detection
- #define: PWR\_MODE\_IT\_FALLING ((uint32\_t)0x00000002)
   External Interrupt Mode with Falling edge trigger detection
- #define: PWR\_MODE\_IT\_RISING\_FALLING ((uint32\_t)0x00000003)

  External Interrupt Mode with Rising/Falling edge trigger detection

#### PWR\_Regulator\_state\_in\_STOP\_mode

• #define: PWR\_MAINREGULATOR\_ON ((uint32\_t)0x00000000)

#define: PWR\_LOWPOWERREGULATOR\_ON PWR\_CR\_LPDS

#### PWR\_Regulator\_Voltage\_Scale

- #define: PWR\_REGULATOR\_VOLTAGE\_SCALE1 ((uint32\_t)0x0000C000)
- #define: PWR\_REGULATOR\_VOLTAGE\_SCALE2 ((uint32\_t)0x00008000)
- #define: PWR\_REGULATOR\_VOLTAGE\_SCALE3 ((uint32\_t)0x00004000)

#### PWR\_SLEEP\_mode\_entry

- #define: PWR\_SLEEPENTRY\_WFI ((uint8\_t)0x01)
- #define: PWR\_SLEEPENTRY\_WFE ((uint8\_t)0x02)

## PWR\_STOP\_mode\_entry

- #define: PWR\_STOPENTRY\_WFI ((uint8\_t)0x01)
- #define: PWR\_STOPENTRY\_WFE ((uint8\_t)0x02)

## PWR\_WakeUp\_Pins

• #define: PWR WAKEUP PIN1 PWR CSR EWUP

# 35 HAL PWR Extension Driver

# 35.1 PWREx Firmware driver API description

The following section lists the various functions of the PWREx library.

## 35.1.1 Peripheral extended features functions

#### Main and Backup Regulators configuration

- The backup domain includes 4 Kbytes of backup SRAM accessible only from the CPU, and address in 32-bit, 16-bit or 8-bit mode. Its content is retained even in Standby or VBAT mode when the low power backup regulator is enabled. It can be considered as an internal EEPROM when VBAT is always present. You can use the HAL\_PWR\_EnableBkUpReg() function to enable the low power backup regulator.
- When the backup domain is supplied by VDD (analog switch connected to VDD) the backup SRAM is powered from VDD which replaces the VBAT power supply to save battery life.
- The backup SRAM is not mass erased by a tamper event. It is read protected to
  prevent confidential data, such as cryptographic private key, from being accessed.
  The backup SRAM can be erased only through the Flash interface when a protection
  level change from level 1 to level 0 is requested. Refer to the description of Read
  protection (RDP) in the Flash programming manual.
- The main internal regulator can be configured to have a tradeoff between performance and power consumption when the device does not operate at the maximum frequency. This is done through \_\_HAL\_PWR\_MAINREGULATORMODE\_CONFIG() macro which configure VOS bit
  - \_\_HAL\_PWR\_MAINREGULATORMODE\_CONFIG() macro which configure VOS bit in PWR\_CR register Refer to the product datasheets for more details.

#### **FLASH Power Down configuration**

- By setting the FPDS bit in the PWR\_CR register by using the HAL\_PWR\_EnableFlashPowerDown() function, the Flash memory also enters power down mode when the device enters Stop mode. When the Flash memory is in power down mode, an additional startup delay is incurred when waking up from Stop mode.
- For STM32F42xxx/43xxx Devices, the scale can be modified only when the PLL is OFF and the HSI or HSE clock source is selected as system clock. The new value programmed is active only when the PLL is ON. When the PLL is OFF, the voltage scale 3 is automatically selected. Refer to the datasheets for more details.

#### Over-Drive and Under-Drive configuration

546/865

- For STM32F42xxx/43xxx Devices, in Run mode: the main regulator has 2 operating modes available:
  - Normal mode: The CPU and core logic operate at maximum frequency at a given voltage scaling (scale 1, scale 2 or scale 3)
  - Over-drive mode: This mode allows the CPU and the core logic to operate at a higher frequency than the normal mode for a given voltage scaling (scale 1, scale

DocID025834 Rev 1

2 or scale 3). This mode is enabled through HAL\_PWREx\_EnableOverDrive() function and disabled by HAL\_PWREx\_DisableOverDrive() function, to enter or exit from Over-drive mode please follow the sequence described in Reference manual.

- For STM32F42xxx/43xxx Devices, in Stop mode: the main regulator or low power regulator supplies a low power voltage to the 1.2V domain, thus preserving the content of registers and internal SRAM. 2 operating modes are available:
  - Normal mode: the 1.2V domain is preserved in nominal leakage mode. This
    mode is only available when the main regulator or the low power regulator is
    used in Scale 3 or low voltage mode.
  - Under-drive mode: the 1.2V domain is preserved in reduced leakage mode. This
    mode is only available when the main regulator or the low power regulator is in
    low voltage mode.
- HAL\_PWREx\_EnableBkUpReg()
- HAL PWREx DisableBkUpReg()
- HAL PWREx EnableFlashPowerDown()
- HAL\_PWREx\_DisableFlashPowerDown()
- HAL PWREx ActivateOverDrive()
- HAL PWREx DeactivateOverDrive()

# 35.1.2 Peripheral Extended features functions

## 35.1.2.1 HAL\_PWREx\_EnableBkUpReg

Function Name HAL\_StatusTypeDef HAL\_PWREx\_EnableBkUpReg (void)

Function Description Enables the Backup Regulator.

Parameters • None.

Return values 

• HAL status

Notes 

None.

#### 35.1.2.2 HAL\_PWREx\_DisableBkUpReg

Function Name HAL\_StatusTypeDef HAL\_PWREx\_DisableBkUpReg ( void )

Function Description Disables the Backup Regulator.

Parameters • None.

Return values 

• HAL status

Notes • None.

#### 35.1.2.3 HAL PWREx EnableFlashPowerDown

**Function Name** void HAL\_PWREx\_EnableFlashPowerDown ( void )

**Function Description** Enables the Flash Power Down in Stop mode.

**Parameters** None. Return values None. Notes None.

#### 35.1.2.4 HAL\_PWREx\_DisableFlashPowerDown

void HAL PWREx DisableFlashPowerDown (void) **Function Name** 

**Function Description** Disables the Flash Power Down in Stop mode.

**Parameters** None. Return values None. Notes None.

#### HAL PWREx ActivateOverDrive 35.1.2.5

Notes

HAL\_StatusTypeDef HAL\_PWREx\_ActivateOverDrive (void) **Function Name** 

Activates the Over-Drive mode. **Function Description** 

**Parameters** None.

Return values **HAL** status

These macros can be used only for STM32F42xx/STM32F43xx devices. This mode allows the CPU and the core logic to operate at a higher frequency than

the normal mode for a given voltage scaling (scale 1, scale 2 or scale 3).

It is recommended to enter or exit Over-drive mode when the application is not running critical tasks and when the system clock source is either HSI or HSE. During the Over-drive

548/865 DocID025834 Rev 1



switch activation, no peripheral clocks should be enabled. The peripheral clocks must be enabled once the Over-drive mode is activated.

## 35.1.2.6 HAL PWREx DeactivateOverDrive

Function Name HAL\_StatusTypeDef HAL\_PWREx\_DeactivateOverDrive ( void )

**Function Description** 

Deactivates the Over-Drive mode.

**Parameters** 

None.

Return values

HAL status

Notes

- These macros can be used only for STM32F42xx/STM32F43xx devices. This mode allows the CPU and the core logic to operate at a higher frequency than the normal mode for a given voltage scaling (scale 1, scale 2 or scale 3).
- It is recommended to enter or exit Over-drive mode when the
  application is not running critical tasks and when the system
  clock source is either HSI or HSE. During the Over-drive
  switch activation, no peripheral clocks should be enabled. The
  peripheral clocks must be enabled once the Over-drive mode
  is activated.

## 35.2 PWREx Firmware driver defines

#### 35.2.1 PWREx

**PWREx** 

PWREx\_Over\_Under\_Drive\_Flag

- #define: PWR\_FLAG\_ODRDY PWR\_CSR\_ODRDY
- #define: PWR\_FLAG\_ODSWRDY PWR\_CSR\_ODSWRDY
- #define: PWR\_FLAG\_UDRDY PWR\_CSR\_UDSWRDY

UM1725 HAL RCC Generic Driver

# 36 HAL RCC Generic Driver

# 36.1 RCC Firmware driver registers structures

# 36.1.1 RCC\_PLLInitTypeDef

**RCC\_PLLInitTypeDef** is defined in the stm32f4xx\_hal\_rcc.h **Data Fields** 

- uint32\_t PLLState
- uint32 t PLLSource
- uint32 t PLLM
- uint32\_t PLLN
- uint32\_t PLLP
- uint32 t PLLQ

#### **Field Documentation**

- uint32\_t RCC\_PLLInitTypeDef::PLLState
  - The new state of the PLL. This parameter can be a value of RCC\_PLL\_Config
- uint32\_t RCC\_PLLInitTypeDef::PLLSource
  - RCC\_PLLSource: PLL entry clock source. This parameter must be a value of RCC\_PLL\_Clock\_Source
- uint32 t RCC PLLInitTypeDef::PLLM
  - PLLM: Division factor for PLL VCO input clock. This parameter must be a number between Min\_Data = 0 and Max\_Data = 63
- uint32 t RCC PLLInitTypeDef::PLLN
  - PLLN: Multiplication factor for PLL VCO output clock. This parameter must be a number between Min\_Data = 192 and Max\_Data = 432
- uint32\_t RCC\_PLLInitTypeDef::PLLP
  - PLLP: Division factor for main system clock (SYSCLK). This parameter must be a value of RCC\_PLLP\_Clock\_Divider
- uint32\_t RCC\_PLLInitTypeDef::PLLQ
  - PLLQ: Division factor for OTG FS, SDIO and RNG clocks. This parameter must be a number between Min\_Data = 0 and Max\_Data = 63

## 36.1.2 RCC\_ClkInitTypeDef

RCC\_ClkInitTypeDef is defined in the stm32f4xx\_hal\_rcc.h

#### **Data Fields**

- uint32\_t ClockType
- uint32 t SYSCLKSource
- uint32 t AHBCLKDivider
- uint32\_t APB1CLKDivider
- uint32\_t APB2CLKDivider

#### **Field Documentation**

- uint32\_t RCC\_ClkInitTypeDef::ClockType
  - The clock to be configured. This parameter can be a value of RCC System Clock Type
- uint32\_t RCC\_ClkInitTypeDef::SYSCLKSource
  - The clock source (SYSCLKS) used as system clock. This parameter can be a value of RCC System Clock Source
- uint32\_t RCC\_ClkInitTypeDef::AHBCLKDivider
  - The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK). This parameter can be a value of RCC\_AHB\_Clock\_Source
- uint32 t RCC ClkInitTypeDef::APB1CLKDivider
  - The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK). This parameter can be a value of RCC\_APB1\_APB2\_Clock\_Source
- uint32 t RCC ClkInitTypeDef::APB2CLKDivider
  - The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK). This parameter can be a value of RCC\_APB1\_APB2\_Clock\_Source

## 36.1.3 RCC\_OscInitTypeDef

RCC OscInitTypeDef is defined in the stm32f4xx hal rcc.h

#### **Data Fields**

- uint32\_t OscillatorType
- uint32 t HSEState
- uint32\_t LSEState
- uint32 t HSIState
- uint32\_t HSICalibrationValue
- uint32\_t LSIState
- RCC\_PLLInitTypeDef PLL

#### **Field Documentation**

- uint32\_t RCC\_OscInitTypeDef::OscillatorType
  - The oscillators to be configured. This parameter can be a value of RCC\_Oscillator\_Type
- uint32\_t RCC\_OscInitTypeDef::HSEState
  - The new state of the HSE. This parameter can be a value of RCC\_HSE\_Config
- uint32 t RCC OscInitTypeDef::LSEState
  - The new state of the LSE. This parameter can be a value of RCC LSE Config
- uint32\_t RCC\_OscInitTypeDef::HSIState
  - The new state of the HSI. This parameter can be a value of RCC\_HSI\_Config
- uint32 t RCC OscInitTypeDef::HSICalibrationValue
  - The calibration trimming value. This parameter must be a number between Min\_Data = 0x00 and Max\_Data = 0x1F
- uint32\_t RCC\_OscInitTypeDef::LSIState
  - The new state of the LSI. This parameter can be a value of RCC\_LSI\_Config

## RCC\_PLLInitTypeDef RCC\_OscInitTypeDef::PLL

PLL structure parameters

# 36.2 RCC Firmware driver API description

The following section lists the various functions of the RCC library.

## 36.2.1 RCC specific features

After reset the device is running from Internal High Speed oscillator (HSI 16MHz) with Flash 0 wait state, Flash prefetch buffer, D-Cache and I-Cache are disabled, and all peripherals are off except internal SRAM, Flash and JTAG.

- There is no prescaler on High speed (AHB) and Low speed (APB) busses; all peripherals mapped on these busses are running at HSI speed.
- The clock for all peripherals is switched off, except the SRAM and FLASH.
- All GPIOs are in input floating state, except the JTAG pins which are assigned to be used for debug purpose.

Once the device started from reset, the user application has to:

- Configure the clock source to be used to drive the System clock (if the application needs higher frequency/performance)
- Configure the System clock frequency and Flash settings
- Configure the AHB and APB busses prescalers
- Enable the clock for the peripheral(s) to be used
- Configure the clock source(s) for peripherals which clocks are not derived from the System clock (I2S, RTC, ADC, USB OTG FS/SDIO/RNG)

## 36.2.2 Initialization and de-initialization functions

This section provides functions allowing to configure the internal/external oscillators (HSE, HSI, LSE, LSI, PLL, CSS and MCO) and the System busses clocks (SYSCLK, AHB, APB1 and APB2).

Internal/external clock and PLL configuration

- 1. HSI (high-speed internal), 16 MHz factory-trimmed RC used directly or through the PLL as System clock source.
- LSI (low-speed internal), 32 KHz low consumption RC used as IWDG and/or RTC clock source.
- 3. HSE (high-speed external), 4 to 26 MHz crystal oscillator used directly or through the PLL as System clock source. Can be used also as RTC clock source.
- 4. LSE (low-speed external), 32 KHz oscillator used as RTC clock source.
- 5. PLL (clocked by HSI or HSE), featuring two different output clocks:
  - The first output is used to generate the high speed system clock (up to 168 MHz)
  - The second output is used to generate the clock for the USB OTG FS (48 MHz), the random analog generator (<=48 MHz) and the SDIO (<= 48 MHz).</li>
- 6. CSS (Clock security system), once enable using the macro
  \_\_HAL\_RCC\_CSS\_ENABLE() and if a HSE clock failure occurs(HSE used directly or
  through PLL as System clock source), the System clockis automatically switched to
  HSI and an interrupt is generated if enabled. The interrupt is linked to the Cortex-M4
  NMI (Non-Maskable Interrupt) exception vector.

7. MCO1 (microcontroller clock output), used to output HSI, LSE, HSE or PLL clock (through a configurable prescaler) on PA8 pin.

8. MCO2 (microcontroller clock output), used to output HSE, PLL, SYSCLK or PLLI2S clock (through a configurable prescaler) on PC9 pin.

System, AHB and APB busses clocks configuration

- 1. Several clock sources can be used to drive the System clock (SYSCLK): HSI, HSE and PLL. The AHB clock (HCLK) is derived from System clock through configurable prescaler and used to clock the CPU, memory and peripherals mapped on AHB bus (DMA, GPIO...). APB1 (PCLK1) and APB2 (PCLK2) clocks are derived from AHB clock through configurable prescalers and used to clock the peripherals mapped on these busses. You can use "HAL\_RCC\_GetSysClockFreq()" function to retrieve the frequencies of these clocks. All the peripheral clocks are derived from the System clock (SYSCLK) except: I2S: the I2S clock can be derived either from a specific PLL (PLLI2S) or from an external clock mapped on the I2S\_CKIN pin. You have to use \_\_HAL\_RCC\_PLLI2S\_CONFIG() macro to configure this clock. SAI: the SAI clock can be derived either from a specific PLL (PLLI2S) or (PLLSAI) or from an external clock mapped on the I2S\_CKIN pin. You have to use HAL\_RCC\_PLLI2S\_CONFIG() macro to configure this clock. RTC: the RTC clock
  - \_\_HAL\_RCC\_PLLI2S\_CONFIG() macro to configure this clock. RTC: the RTC clock can be derived either from the LSI, LSE or HSE clock divided by 2 to 31. You have to use \_\_HAL\_RCC\_RTC\_CONFIG() and \_\_HAL\_RCC\_RTC\_ENABLE() macros to configure this clock. USB OTG FS, SDIO and RTC: USB OTG FS require a frequency equal to 48 MHz to work correctly, while the SDIO require a frequency equal or lower than to 48. This clock is derived of the main PLL through PLLQ divider. IWDG clock which is always the LSI clock.
- 2. For the STM32F405xx/07xx and STM32F415xx/17xx devices, the maximum frequency of the SYSCLK and HCLK is 168 MHz, PCLK2 84 MHz and PCLK1 42 MHz. Depending on the device voltage range, the maximum frequency should be adapted accordingly (refer to the product datasheets for more details).
- 3. For the STM32F42xxx and STM32F43xxx devices, the maximum frequency of the SYSCLK and HCLK is 180 MHz, PCLK2 90 MHz and PCLK1 45 MHz. Depending on the device voltage range, the maximum frequency should be adapted accordingly (refer to the product datasheets for more details).
- 4. For the STM32F401xx, the maximum frequency of the SYSCLK and HCLK is 84 MHz, PCLK2 84 MHz and PCLK1 42 MHz. Depending on the device voltage range, the maximum frequency should be adapted accordingly (refer to the product datasheets for more details).
- HAL\_RCC\_DeInit()
- HAL\_RCC\_OscConfig()
- HAL\_RCC\_ClockConfig()

## 36.2.3 Peripheral Control functions

This subsection provides a set of functions allowing to control the RCC Clocks frequencies.

- HAL\_RCC\_MCOConfig()
- HAL\_RCC\_EnableCSS()
- HAL\_RCC\_DisableCSS()
- HAL RCC GetSysClockFreq()
- HAL\_RCC\_GetHCLKFreq()
- HAL\_RCC\_GetPCLK1Freq()
- HAL RCC GetPCLK2Frea()
- HAL\_RCC\_GetOscConfig()

- HAL\_RCC\_GetClockConfig()
- HAL\_RCC\_NMI\_IRQHandler()
- HAL\_RCC\_CCSCallback()

#### 36.2.4 Initialization and de-initialization functions

#### 36.2.4.1 HAL\_RCC\_Delnit

Function Name void HAL\_RCC\_Delnit (void)

**Function Description** 

Resets the RCC clock configuration to the default reset state.

**Parameters** 

None.

Return values

None.

Notes

- The default reset state of the clock configuration is given below: HSI ON and used as system clock sourceHSE, PLL and PLLI2S OFFAHB, APB1 and APB2 prescaler set to 1.CSS, MCO1 and MCO2 OFFAII interrupts disabled
- This function doesn't modify the configuration of the Peripheral clocksLSI, LSE and RTC clocks

## 36.2.4.2 HAL\_RCC\_OscConfig

Function Name HAL\_StatusTypeDef HAL\_RCC\_OscConfig (

RCC\_OscInitTypeDef \* RCC\_OscInitStruct)

Function Description Initializes the RCC Oscillators according to the specified

parameters in the RCC\_OscInitTypeDef.

Parameters • RCC\_OscInitStruct : pointer to an RCC\_OscInitTypeDef

structure that contains the configuration information for the

RCC Oscillators.

Return values • HAL status

Notes • The PLL is not disabled when used as system clock.

## 36.2.4.3 HAL\_RCC\_ClockConfig



**Function Name** 

HAL StatusTypeDef HAL RCC ClockConfig ( RCC ClkInitTypeDef \* RCC ClkInitStruct, uint32 t FLatency)

**Function Description** 

Initializes the CPU, AHB and APB busses clocks according to the specified parameters in the RCC ClkInitStruct.

**Parameters** 

- RCC ClkInitStruct: pointer to an RCC OscInitTypeDef structure that contains the configuration information for the RCC peripheral.
- **FLatency:** FLASH Latency, this parameter depend on device selected

Return values

Notes

- None.
- The SystemCoreClock CMSIS variable is used to store System Clock Frequency and updated by HAL\_RCC\_GetHCLKFreq() function called within this function
- The HSI is used (enabled by hardware) as system clock source after startup from Reset, wake-up from STOP and STANDBY mode, or in case of failure of the HSE used directly or indirectly as system clock (if the Clock Security System CSS is enabled).
- A switch from one clock source to another occurs only if the target clock source is ready (clock stable after startup delay or PLL locked). If a clock source which is not yet ready is selected, the switch will occur when the clock source will be ready.
- Depending on the device voltage range, the software has to set correctly HPRE[3:0] bits to ensure that HCLK not exceed the maximum allowed frequency (for more details refer to section above "Initialization/de-initialization functions")

#### 36.2.5 **Peripheral Control functions**

#### 36.2.5.1 HAL RCC MCOConfig

**Function Name** void HAL\_RCC\_MCOConfig ( uint32\_t RCC\_MCOx, uint32\_t

RCC\_MCOSource, uint32\_t RCC\_MCODiv)

**Function Description** Selects the clock source to output on MCO1 pin(PA8) or on

MCO2 pin(PC9).

**Parameters** RCC MCOx: specifies the output direction for the clock source. This parameter can be one of the following values:

> RCC MCO1: Clock source to output on MCO1 pin(PA8).

> RCC\_MCO2: Clock source to output on MCO2 pin(PC9).

**RCC MCOSource:** specifies the clock source to output. This parameter can be one of the following values:

RCC MCO1SOURCE HSI: HSI clock selected as

UM1725 HAL RCC Generic Driver

- MCO1 source
- RCC\_MCO1SOURCE\_LSE: LSE clock selected as MCO1 source
- RCC\_MCO1SOURCE\_HSE: HSE clock selected as MCO1 source
- RCC\_MCO1SOURCE\_PLLCLK: main PLL clock selected as MCO1 source
- RCC\_MCO2SOURCE\_SYSCLK: System clock (SYSCLK) selected as MCO2 source
- RCC\_MCO2SOURCE\_PLLI2SCLK: PLLI2S clock selected as MCO2 source
- RCC\_MCO2SOURCE\_HSE: HSE clock selected as MCO2 source
- RCC\_MCO2SOURCE\_PLLCLK: main PLL clock selected as MCO2 source
- RCC\_MCODiv: specifies the MCOx prescaler. This parameter can be one of the following values:
  - RCC\_MCODIV\_1: no division applied to MCOx clock
     RCC\_MCODIV\_2: division by 2 applied to MCOx clock
  - RCC\_MCODIV\_3: division by 3 applied to MCOx clock
  - RCC\_MCODIV\_4: division by 4 applied to MCOx clock
  - RCC\_MCODIV\_5: division by 5 applied to MCOx clock

Return values

Notes

- None.
- PA8/PC9 should be configured in alternate function mode.

## 36.2.5.2 HAL RCC EnableCSS

Function Name

void HAL\_RCC\_EnableCSS (void)

**Function Description** 

Enables the Clock Security System.

Parameters

• None.

Return values

None.

Notes

If a failure is detected on the HSE oscillator clock, this
oscillator is automatically disabled and an interrupt is
generated to inform the software about the failure (Clock
Security System Interrupt, CSSI), allowing the MCU to
perform rescue operations. The CSSI is linked to the CortexM4 NMI (Non-Maskable Interrupt) exception vector.

#### 36.2.5.3 HAL RCC DisableCSS

Function Name void HAL\_RCC\_DisableCSS (void)

Function Description Disables the Clock Security System.

Parameters • None.

Return values • None.

Notes • None.

#### 36.2.5.4 HAL RCC GetSysClockFreq

Function Name uint32\_t HAL\_RCC\_GetSysClockFreq (void)

Function Description Returns the SYSCLK frequency.

Parameters • None.

Return values • SYSCLK frequency

Notes • The system frequence

- The system frequency computed by this function is not the real frequency in the chip. It is calculated based on the predefined constant and the selected clock source:
- If SYSCLK source is HSI, function returns values based on HSI VALUE(\*)
- If SYSCLK source is HSE, function returns values based on HSE\_VALUE(\*\*)
- If SYSCLK source is PLL, function returns values based on HSE\_VALUE(\*\*) or HSI\_VALUE(\*) multiplied/divided by the PLL factors.
- (\*) HSI\_VALUE is a constant defined in stm32f4xx\_hal\_conf.h file (default value 16 MHz) but the real value may vary depending on the variations in voltage and temperature.
- (\*\*) HSE\_VALUE is a constant defined in stm32f4xx\_hal\_conf.h file (default value 25 MHz), user has to ensure that HSE\_VALUE is same as the real frequency of the crystal used. Otherwise, this function may have wrong result.
- The result of this function could be not correct when using fractional value for HSE crystal.
- This function can be used by the user application to compute the baudrate for the communication peripherals or configure other parameters.
- Each time SYSCLK changes, this function must be called to update the right SYSCLK value. Otherwise, any configuration based on this function will be incorrect.



## 36.2.5.5 HAL\_RCC\_GetHCLKFreq

Function Name uint32\_t HAL\_RCC\_GetHCLKFreq (void)

Function Description Returns the HCLK frequency.

Parameters • None.

Return values 
• HCLK frequency

Notes
• Each time HCLK changes, this function must be called to update the right HCLK value. Otherwise, any configuration

based on this function will be incorrect.

 The SystemCoreClock CMSIS variable is used to store System Clock Frequency and updated within this function

## 36.2.5.6 HAL\_RCC\_GetPCLK1Freq

Function Name uint32\_t HAL\_RCC\_GetPCLK1Freq (void)

Function Description Returns the PCLK1 frequency.

Parameters • None.

Return values • PCLK1 frequency

 Each time PCLK1 changes, this function must be called to update the right PCLK1 value. Otherwise, any configuration

based on this function will be incorrect.

#### 36.2.5.7 HAL\_RCC\_GetPCLK2Freq

Function Name uint32\_t HAL\_RCC\_GetPCLK2Freq (void )

Function Description Returns the PCLK2 frequency.

Parameters • None.

Return values 
• PCLK2 frequency

Notes

 Each time PCLK2 changes, this function must be called to update the right PCLK2 value. Otherwise, any configuration based on this function will be incorrect.

# 36.2.5.8 HAL\_RCC\_GetOscConfig

Function Name void HAL\_RCC\_GetOscConfig ( RCC\_OscInitTypeDef \*

RCC\_OscInitStruct)

Function Description Configures the RCC\_OscInitStruct according to the internal RCC

configuration registers.

Parameters • RCC\_OscInitStruct : pointer to an RCC\_OscInitTypeDef

structure that will be configured.

Return values 

None.

Notes • None.

# 36.2.5.9 HAL\_RCC\_GetClockConfig

Function Name void HAL\_RCC\_GetClockConfig ( RCC\_ClkInitTypeDef \*

RCC\_ClkInitStruct, uint32\_t \* pFLatency)

Function Description Configures the RCC\_ClkInitStruct according to the internal RCC

configuration registers.

• RCC\_OscInitStruct : pointer to an RCC\_ClkInitTypeDef

structure that will be configured.

• **pFLatency**: Pointer on the Flash Latency.

Return values 

None.

Notes • None.

## 36.2.5.10 HAL RCC NMI IRQHandler

UM1725 HAL RCC Generic Driver

Function Name void HAL\_RCC\_NMI\_IRQHandler (void)

Function Description This function handles the RCC CSS interrupt request.

Parameters • None.
Return values • None.

Notes 

• This API should be called under the NMI\_Handler().

# 36.2.5.11 HAL\_RCC\_CCSCallback

Function Name void HAL\_RCC\_CCSCallback (void)

Function Description RCC Clock Security System interrupt callback.

Parameters

Return values

none

Notes

None.

# 36.3 RCC Firmware driver defines

## 36.3.1 RCC

**RCC** 

RCC\_AHB\_Clock\_Source

#define: RCC\_SYSCLK\_DIV1 RCC\_CFGR\_HPRE\_DIV1

#define: RCC\_SYSCLK\_DIV2 RCC\_CFGR\_HPRE\_DIV2

#define: RCC\_SYSCLK\_DIV4 RCC\_CFGR\_HPRE\_DIV4

• #define: RCC\_SYSCLK\_DIV8 RCC\_CFGR\_HPRE\_DIV8

- #define: RCC\_SYSCLK\_DIV16 RCC\_CFGR\_HPRE\_DIV16
- #define: RCC\_SYSCLK\_DIV64 RCC\_CFGR\_HPRE\_DIV64
- #define: RCC\_SYSCLK\_DIV128 RCC\_CFGR\_HPRE\_DIV128
- #define: RCC\_SYSCLK\_DIV256 RCC\_CFGR\_HPRE\_DIV256
- #define: RCC\_SYSCLK\_DIV512 RCC\_CFGR\_HPRE\_DIV512

## RCC\_APB1\_APB2\_Clock\_Source

- #define: RCC\_HCLK\_DIV1 RCC\_CFGR\_PPRE1\_DIV1
- #define: RCC\_HCLK\_DIV2 RCC\_CFGR\_PPRE1\_DIV2
- #define: RCC\_HCLK\_DIV4 RCC\_CFGR\_PPRE1\_DIV4
- #define: RCC\_HCLK\_DIV8 RCC\_CFGR\_PPRE1\_DIV8
- #define: RCC\_HCLK\_DIV16 RCC\_CFGR\_PPRE1\_DIV16

# RCC\_BitAddress\_AliasRegion

- #define: RCC\_OFFSET (RCC\_BASE PERIPH\_BASE)
- #define: RCC\_CR\_OFFSET (RCC\_OFFSET + 0x00)

- #define: **HSION\_BitNumber 0x00**
- #define: CR\_HSION\_BB (PERIPH\_BB\_BASE + (RCC\_CR\_OFFSET \* 32) + (HSION\_BitNumber \* 4))
- #define: CSSON\_BitNumber 0x13
- #define: CR\_CSSON\_BB (PERIPH\_BB\_BASE + (RCC\_CR\_OFFSET \* 32) + (CSSON\_BitNumber \* 4))
- #define: PLLON\_BitNumber 0x18
- #define: CR\_PLLON\_BB (PERIPH\_BB\_BASE + (RCC\_CR\_OFFSET \* 32) + (PLLON\_BitNumber \* 4))
- #define: PLLI2SON\_BitNumber 0x1A
- #define: CR\_PLLI2SON\_BB (PERIPH\_BB\_BASE + (RCC\_CR\_OFFSET \* 32) + (PLLI2SON\_BitNumber \* 4))
- #define: RCC\_CFGR\_OFFSET (RCC\_OFFSET + 0x08)
- #define: I2SSRC\_BitNumber 0x17
- #define: CFGR\_I2SSRC\_BB (PERIPH\_BB\_BASE + (RCC\_CFGR\_OFFSET \* 32) + (I2SSRC\_BitNumber \* 4))

- #define: RCC\_BDCR\_OFFSET (RCC\_OFFSET + 0x70)
- #define: RTCEN\_BitNumber 0x0F
- #define: BDCR\_RTCEN\_BB (PERIPH\_BB\_BASE + (RCC\_BDCR\_OFFSET \* 32) + (RTCEN\_BitNumber \* 4))
- #define: BDRST\_BitNumber 0x10
- #define: BDCR\_BDRST\_BB (PERIPH\_BB\_BASE + (RCC\_BDCR\_OFFSET \* 32) + (BDRST\_BitNumber \* 4))
- #define: RCC\_CSR\_OFFSET (RCC\_OFFSET + 0x74)
- #define: LSION\_BitNumber 0x00
- #define: CSR\_LSION\_BB (PERIPH\_BB\_BASE + (RCC\_CSR\_OFFSET \* 32) + (LSION\_BitNumber \* 4))
- #define: CR\_BYTE2\_ADDRESS ((uint32\_t)0x40023802)
- #define: CIR\_BYTE1\_ADDRESS ((uint32\_t)(RCC\_BASE + 0x0C + 0x01))
- #define: CIR\_BYTE2\_ADDRESS ((uint32\_t)(RCC\_BASE + 0x0C + 0x02))

• #define: BDCR\_BYTE0\_ADDRESS (PERIPH\_BASE + RCC\_BDCR\_OFFSET)

- #define: DBP\_TIMEOUT\_VALUE ((uint32\_t)100)
- #define: LSE\_TIMEOUT\_VALUE ((uint32\_t)5000)

#### RCC\_Flag

- #define: RCC\_FLAG\_HSIRDY ((uint8\_t)0x21)
- #define: RCC\_FLAG\_HSERDY ((uint8\_t)0x31)
- #define: RCC\_FLAG\_PLLRDY ((uint8\_t)0x39)
- #define: RCC\_FLAG\_PLLI2SRDY ((uint8\_t)0x3B)
- #define: RCC\_FLAG\_LSERDY ((uint8\_t)0x41)
- #define: RCC\_FLAG\_LSIRDY ((uint8\_t)0x61)
- #define: RCC\_FLAG\_BORRST ((uint8\_t)0x79)
- #define: RCC\_FLAG\_PINRST ((uint8\_t)0x7A)
- #define: RCC\_FLAG\_PORRST ((uint8\_t)0x7B)

- #define: RCC\_FLAG\_SFTRST ((uint8\_t)0x7C)
- #define: RCC\_FLAG\_IWDGRST ((uint8\_t)0x7D)
- #define: RCC\_FLAG\_WWDGRST ((uint8\_t)0x7E)
- #define: RCC\_FLAG\_LPWRRST ((uint8\_t)0x7F)

## RCC\_HSE\_Config

- #define: RCC\_HSE\_OFF ((uint8\_t)0x00)
- #define: RCC\_HSE\_ON ((uint8\_t)0x01)
- #define: RCC\_HSE\_BYPASS ((uint8\_t)0x05)

# RCC\_HSI\_Config

- #define: RCC\_HSI\_OFF ((uint8\_t)0x00)
- #define: RCC\_HSI\_ON ((uint8\_t)0x01)

## RCC\_I2S\_Clock\_Source

- #define: RCC\_I2SCLKSOURCE\_PLLI2S ((uint32\_t)0x00000000)
- #define: RCC\_I2SCLKSOURCE\_EXT ((uint32\_t)0x00000001)

## RCC\_Interrupt

- #define: RCC\_IT\_LSIRDY ((uint8\_t)0x01)
- #define: RCC\_IT\_LSERDY ((uint8\_t)0x02)
- #define: RCC\_IT\_HSIRDY ((uint8\_t)0x04)
- #define: RCC\_IT\_HSERDY ((uint8\_t)0x08)
- #define: RCC\_IT\_PLLRDY ((uint8\_t)0x10)
- #define: RCC\_IT\_PLLI2SRDY ((uint8\_t)0x20)
- #define: RCC\_IT\_CSS ((uint8\_t)0x80)

## RCC\_LSE\_Config

- #define: RCC\_LSE\_OFF ((uint8\_t)0x00)
- #define: RCC\_LSE\_ON ((uint8\_t)0x01)
- #define: RCC\_LSE\_BYPASS ((uint8\_t)0x05)

## RCC\_LSI\_Config

• #define: RCC\_LSI\_OFF ((uint8\_t)0x00)

• #define: RCC\_LSI\_ON ((uint8\_t)0x01)

## RCC\_MCO1\_Clock\_Source

- #define: RCC\_MCO1SOURCE\_HSI ((uint32\_t)0x00000000)
- #define: RCC\_MCO1SOURCE\_LSE RCC\_CFGR\_MCO1\_0
- #define: RCC\_MCO1SOURCE\_HSE RCC\_CFGR\_MCO1\_1
- #define: RCC\_MCO1SOURCE\_PLLCLK RCC\_CFGR\_MCO1

## RCC\_MCO2\_Clock\_Source

- #define: RCC\_MCO2SOURCE\_SYSCLK ((uint32\_t)0x00000000)
- #define: RCC\_MCO2SOURCE\_PLLI2SCLK RCC\_CFGR\_MCO2\_0
- #define: RCC\_MCO2SOURCE\_HSE RCC\_CFGR\_MCO2\_1
- #define: RCC\_MCO2SOURCE\_PLLCLK RCC\_CFGR\_MCO2

## RCC\_MCOx\_Clock\_Prescaler

- #define: RCC\_MCODIV\_1 ((uint32\_t)0x00000000)
- #define: RCC\_MCODIV\_2 RCC\_CFGR\_MCO1PRE\_2

- #define: RCC\_MCODIV\_3 ((uint32\_t)RCC\_CFGR\_MCO1PRE\_0 | RCC\_CFGR\_MCO1PRE\_2)
- #define: RCC\_MCODIV\_4 ((uint32\_t)RCC\_CFGR\_MCO1PRE\_1 | RCC\_CFGR\_MCO1PRE\_2)
- #define: RCC\_MCODIV\_5 RCC\_CFGR\_MCO1PRE

## RCC\_MCO\_Index

- #define: RCC\_MCO1 ((uint32\_t)0x00000000)
- #define: RCC\_MCO2 ((uint32\_t)0x00000001)

#### RCC\_Oscillator\_Type

- #define: RCC\_OSCILLATORTYPE\_NONE ((uint32\_t)0x00000000)
- #define: RCC\_OSCILLATORTYPE\_HSE ((uint32\_t)0x00000001)
- #define: RCC\_OSCILLATORTYPE\_HSI ((uint32\_t)0x00000002)
- #define: RCC\_OSCILLATORTYPE\_LSE ((uint32\_t)0x00000004)
- #define: RCC\_OSCILLATORTYPE\_LSI ((uint32\_t)0x00000008)

## RCC\_PLLP\_Clock\_Divider

- #define: RCC\_PLLP\_DIV2 ((uint32\_t)0x00000002)
- #define: RCC\_PLLP\_DIV4 ((uint32\_t)0x00000004)
- #define: RCC\_PLLP\_DIV6 ((uint32\_t)0x00000006)
- #define: RCC\_PLLP\_DIV8 ((uint32\_t)0x00000008)

## RCC\_PLL\_Clock\_Source

- #define: RCC\_PLLSOURCE\_HSI RCC\_PLLCFGR\_PLLSRC\_HSI
- #define: RCC\_PLLSOURCE\_HSE RCC\_PLLCFGR\_PLLSRC\_HSE

#### RCC\_PLL\_Config

- #define: RCC\_PLL\_NONE ((uint8\_t)0x00)
- #define: RCC\_PLL\_OFF ((uint8\_t)0x01)
- #define: RCC\_PLL\_ON ((uint8\_t)0x02)

#### RCC RTC Clock Source

- #define: RCC\_RTCCLKSOURCE\_LSE ((uint32\_t)0x00000100)
- #define: RCC\_RTCCLKSOURCE\_LSI ((uint32\_t)0x00000200)

UM1725 HAL RCC Generic Driver

#define: RCC\_RTCCLKSOURCE\_HSE\_DIV2 ((uint32\_t)0x00020300)

- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV3 ((uint32\_t)0x00030300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV4 ((uint32\_t)0x00040300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV5 ((uint32\_t)0x00050300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV6 ((uint32\_t)0x00060300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV7 ((uint32\_t)0x00070300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV8 ((uint32\_t)0x00080300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV9 ((uint32\_t)0x00090300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV10 ((uint32\_t)0x000A0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV11 ((uint32\_t)0x000B0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV12 ((uint32\_t)0x000C0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV13 ((uint32\_t)0x000D0300)

- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV14 ((uint32\_t)0x000E0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV15 ((uint32\_t)0x000F0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV16 ((uint32\_t)0x00100300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV17 ((uint32\_t)0x00110300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV18 ((uint32\_t)0x00120300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV19 ((uint32\_t)0x00130300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV20 ((uint32\_t)0x00140300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV21 ((uint32\_t)0x00150300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV22 ((uint32\_t)0x00160300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV23 ((uint32\_t)0x00170300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV24 ((uint32\_t)0x00180300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV25 ((uint32\_t)0x00190300)

- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV26 ((uint32\_t)0x001A0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV27 ((uint32\_t)0x001B0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV28 ((uint32\_t)0x001C0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV29 ((uint32\_t)0x001D0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV30 ((uint32\_t)0x001E0300)
- #define: RCC\_RTCCLKSOURCE\_HSE\_DIV31 ((uint32\_t)0x001F0300)

## RCC\_System\_Clock\_Source

- #define: RCC\_SYSCLKSOURCE\_HSI RCC\_CFGR\_SW\_HSI
- #define: RCC\_SYSCLKSOURCE\_HSE RCC\_CFGR\_SW\_HSE
- #define: RCC\_SYSCLKSOURCE\_PLLCLK RCC\_CFGR\_SW\_PLL

## RCC\_System\_Clock\_Type

- #define: RCC\_CLOCKTYPE\_SYSCLK ((uint32\_t)0x00000001)
- #define: RCC\_CLOCKTYPE\_HCLK ((uint32\_t)0x00000002)
- #define: RCC\_CLOCKTYPE\_PCLK1 ((uint32\_t)0x00000004)

• #define: RCC\_CLOCKTYPE\_PCLK2 ((uint32\_t)0x00000008)

# 37 HAL RCC Extension Driver

# 37.1 RCCEx Firmware driver registers structures

# 37.1.1 RCC\_PLLI2SInitTypeDef

**RCC\_PLLI2SInitTypeDef** is defined in the stm32f4xx\_hal\_rcc\_ex.h **Data Fields** 

- uint32\_t PLLI2SN
- uint32\_t PLLI2SR
- uint32 t PLLI2SQ

#### **Field Documentation**

#### uint32\_t RCC\_PLLI2SInitTypeDef::PLLI2SN

Specifies the multiplication factor for PLLI2S VCO output clock. This parameter must be a number between Min\_Data = 192 and Max\_Data = 432. This parameter will be used only when PLLI2S is selected as Clock Source I2S or SAISpecifies the multiplication factor for PLLI2S VCO output clock. This parameter must be a number between Min\_Data = 192 and Max\_Data = 432 This parameter will be used only when PLLI2S is selected as Clock Source I2S or SAI

## uint32\_t RCC\_PLLI2SInitTypeDef::PLLI2SR

- Specifies the division factor for I2S clock. This parameter must be a number between Min\_Data = 2 and Max\_Data = 7. This parameter will be used only when PLLI2S is selected as Clock Source I2S or SAI
- uint32\_t RCC\_PLLI2SInitTypeDef::PLLI2SQ
  - Specifies the division factor for SAI1 clock. This parameter must be a number between Min\_Data = 2 and Max\_Data = 15. This parameter will be used only when PLLI2S is selected as Clock Source SAI

## 37.1.2 RCC PLLSAllnitTypeDef

**RCC\_PLLSAlInitTypeDef** is defined in the stm32f4xx\_hal\_rcc\_ex.h **Data Fields** 

- uint32 t PLLSAIN
- uint32 t PLLSAIQ
- uint32\_t PLLSAIR

#### **Field Documentation**

uint32\_t RCC\_PLLSAllnitTypeDef::PLLSAIN



 Specifies the multiplication factor for PLLI2S VCO output clock. This parameter must be a number between Min\_Data = 192 and Max\_Data = 432. This parameter will be used only when PLLSAI is selected as Clock Source SAI or LTDC

#### uint32 t RCC PLLSAlInitTypeDef::PLLSAIQ

 Specifies the division factor for SAI1 clock. This parameter must be a number between Min\_Data = 2 and Max\_Data = 15. This parameter will be used only when PLLSAI is selected as Clock Source SAI or LTDC

#### uint32\_t RCC\_PLLSAlInitTypeDef::PLLSAIR

 specifies the division factor for LTDC clock This parameter must be a number between Min\_Data = 2 and Max\_Data = 7. This parameter will be used only when PLLSAI is selected as Clock Source LTDC

# 37.1.3 RCC\_PeriphCLKInitTypeDef

**RCC\_PeriphCLKInitTypeDef** is defined in the stm32f4xx\_hal\_rcc\_ex.h **Data Fields** 

- uint32 t PeriphClockSelection
- RCC PLLI2SInitTypeDef PLLI2S
- RCC PLLSAlInitTypeDef PLLSAl
- uint32 t PLLI2SDivQ
- uint32 t PLLSAIDivQ
- uint32\_t PLLSAIDivR
- uint32 t RTCClockSelection
- uint8 t TIMPresSelection

#### **Field Documentation**

- uint32\_t RCC\_PeriphCLKInitTypeDef::PeriphClockSelection
  - The Extended Clock to be configured. This parameter can be a value of RCCEx\_Periph\_Clock\_Selection
- RCC PLLI2SInitTypeDef RCC PeriphCLKInitTypeDef::PLLI2S
  - PLL I2S structure parameters. This parameter will be used only when PLLI2S is selected as Clock Source I2S or SAI
- RCC PLLSAlInitTypeDef RCC PeriphCLKInitTypeDef::PLLSAl
  - PLL SAI structure parameters. This parameter will be used only when PLLI2S is selected as Clock Source SAI or LTDC
- uint32 t RCC PeriphCLKInitTypeDef::PLLI2SDivQ
  - Specifies the PLLI2S division factor for SAI1 clock. This parameter must be a number between Min\_Data = 1 and Max\_Data = 32 This parameter will be used only when PLLI2S is selected as Clock Source SAI
- uint32\_t RCC\_PeriphCLKInitTypeDef::PLLSAIDivQ
  - Specifies the PLLI2S division factor for SAI1 clock. This parameter must be a number between Min\_Data = 1 and Max\_Data = 32 This parameter will be used only when PLLSAI is selected as Clock Source SAI
- uint32\_t RCC\_PeriphCLKInitTypeDef::PLLSAIDivR
  - Specifies the PLLSAI division factor for LTDC clock. This parameter must be one value of RCCEx PLLSAI DIVR



- uint32\_t RCC\_PeriphCLKInitTypeDef::RTCClockSelection
  - Specifies RTC Clock Prescalers Selection This parameter can be a value of RCC\_RTC\_Clock\_Source
- uint8\_t RCC\_PeriphCLKInitTypeDef::TIMPresSelection
  - Specifies TIM Clock Prescalers Selection This parameter can be a value of RCCEx\_TIM\_PRescaler\_Selection

# 37.2 RCCEx Firmware driver API description

The following section lists the various functions of the RCCEx library.

# 37.2.1 Extended Peripheral Control functions

This subsection provides a set of functions allowing to control the RCC Clocks frequencies.



Important note: Care must be taken when HAL\_RCCEx\_PeriphCLKConfig() is used to select the RTC clock source; in this case the Backup domain will be reset in order to modify the RTC Clock source, as consequence RTC registers (including the backup registers) and RCC\_BDCR register are set to their reset values.

HAL\_StatusTypeDef HAL\_RCCEx\_PeriphCLKConfig (

- HAL\_RCCEx\_PeriphCLKConfig()
- HAL\_RCCEx\_GetPeriphCLKConfig()

# 37.2.2 Extended Peripheral Control functions

# 37.2.2.1 HAL\_RCCEx\_PeriphCLKConfig

**Function Name** 

|                      | RCC_PeriphCLKInitTypeDef * PeriphClkInit)                                                                                                                                                                |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Initializes the RCC extended peripherals clocks according to the specified parameters in the RCC_PeriphCLKInitTypeDef.                                                                                   |
| Parameters           | <ul> <li>PeriphClkInit: pointer to an RCC_PeriphCLKInitTypeDef<br/>structure that contains the configuration information for the<br/>Extended Peripherals clocks(I2S and RTC clocks).</li> </ul>         |
| Return values        | HAL status                                                                                                                                                                                               |
| Parameters           | <ul> <li>PeriphClkInit: pointer to an RCC_PeriphCLKInitTypeDef<br/>structure that contains the configuration information for the<br/>Extended Peripherals clocks(I2S, SAI, LTDC RTC and TIM).</li> </ul> |
| Return values        | HAL status                                                                                                                                                                                               |
| Parameters           | <ul> <li>PeriphClkInit: pointer to an RCC_PeriphCLKInitTypeDef<br/>structure that contains the configuration information for the<br/>Extended Peripherals clocks(I2S and RTC clocks).</li> </ul>         |

Return values

#### totaiii vaido

#### HAL status

Notes

- A caution to be taken when HAL\_RCCEx\_PeriphCLKConfig()
  is used to select RTC clock selection, in this case the Reset
  of Backup domain will be applied in order to modify the RTC
  Clock source as consequence all backup domain (RTC and
  RCC\_BDCR register expect BKPSRAM) will be reset
- Care must be taken when HAL\_RCCEx\_PeriphCLKConfig() is used to select the RTC clock source; in this case the Backup domain will be reset in order to modify the RTC Clock source, as consequence RTC registers (including the backup registers) and RCC\_BDCR register are set to their reset values.
- A caution to be taken when HAL\_RCCEx\_PeriphCLKConfig()
  is used to select RTC clock selection, in this case the Reset
  of Backup domain will be applied in order to modify the RTC
  Clock source as consequence all backup domain (RTC and
  RCC\_BDCR register expect BKPSRAM) will be reset

# 37.2.2.2 HAL\_RCCEx\_GetPeriphCLKConfig

Function Name void HAL\_RCCEx\_GetPeriphCLKConfig (

RCC PeriphCLKInitTypeDef \* PeriphClkInit)

Function Description Configures the RCC OscInitStruct according to the internal RCC

configuration registers.

Parameters • PeriphClkInit: pointer to an RCC\_PeriphCLKInitTypeDef

structure that will be configured.

Return values

Notes

None.

None.

# 37.3 RCCEx Firmware driver defines

#### 37.3.1 RCCEx

**RCCEx** 

RCCEx\_BitAddress\_AliasRegion

#define: PLLSAION BitNumber 0x1C

- #define: CR\_PLLSAION\_BB (PERIPH\_BB\_BASE + (RCC\_CR\_OFFSET \* 32) + (PLLSAION\_BitNumber \* 4))
- #define: RCC\_DCKCFGR\_OFFSET (RCC\_OFFSET + 0x8C)
- #define: TIMPRE BitNumber 0x18
- #define: DCKCFGR\_TIMPRE\_BB (PERIPH\_BB\_BASE + (RCC\_DCKCFGR\_OFFSET \* 32) + (TIMPRE\_BitNumber \* 4))

#### RCCEx\_Periph\_Clock\_Selection

- #define: RCC\_PERIPHCLK\_I2S ((uint32\_t)0x00000001)
- #define: RCC\_PERIPHCLK\_SAI\_PLLI2S ((uint32\_t)0x00000002)
- #define: RCC\_PERIPHCLK\_SAI\_PLLSAI ((uint32\_t)0x00000004)
- #define: RCC\_PERIPHCLK\_LTDC ((uint32\_t)0x00000008)
- #define: *RCC\_PERIPHCLK\_TIM* ((uint32\_t)0x00000010)
- #define: RCC\_PERIPHCLK\_RTC ((uint32\_t)0x00000020)

## RCCEx\_PLLSAI\_DIVR

• #define: RCC\_PLLSAIDIVR\_2 ((uint32\_t)0x00000000)

- #define: RCC\_PLLSAIDIVR\_4 ((uint32\_t)0x00010000)
- #define: RCC\_PLLSAIDIVR\_8 ((uint32\_t)0x00020000)
- #define: RCC\_PLLSAIDIVR\_16 ((uint32\_t)0x00030000)

### RCCEx\_SAI\_BlockA\_Clock\_Source

- #define: RCC\_SAIACLKSOURCE\_PLLSAI ((uint32\_t)0x00000000)
- #define: RCC\_SAIACLKSOURCE\_PLLI2S ((uint32\_t)0x00100000)
- #define: RCC\_SAIACLKSOURCE\_EXT ((uint32\_t)0x00200000)

# RCCEx\_SAI\_BlockB\_Clock\_Source

- #define: RCC\_SAIBCLKSOURCE\_PLLSAI ((uint32\_t)0x00000000)
- #define: RCC\_SAIBCLKSOURCE\_PLLI2S ((uint32\_t)0x00400000)
- #define: RCC\_SAIBCLKSOURCE\_EXT ((uint32\_t)0x00800000)

#### RCCEx TIM PRescaler Selection

- #define: RCC\_TIMPRES\_DESACTIVATED ((uint8\_t)0x00)
- #define: RCC\_TIMPRES\_ACTIVATED ((uint8\_t)0x01)

# 38 HAL RNG Generic Driver

# 38.1 RNG Firmware driver registers structures

# 38.1.1 RNG\_HandleTypeDef

**RNG\_HandleTypeDef** is defined in the stm32f4xx\_hal\_rng.h **Data Fields** 

- RNG\_TypeDef \* Instance
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_RNG\_StateTypeDef State

#### **Field Documentation**

- RNG\_TypeDef\* RNG\_HandleTypeDef::Instance
  - Register base address
- HAL\_LockTypeDef RNG\_HandleTypeDef::Lock
  - RNG locking object
- \_\_IO HAL\_RNG\_StateTypeDef RNG\_HandleTypeDef::State
  - RNG communication state

# 38.1.2 RNG\_TypeDef

RNG\_TypeDef is defined in the stm32f439xx.h

**Data Fields** 

- IO uint32 t CR
- IO uint32 t SR
- \_\_IO uint32\_t DR

#### **Field Documentation**

- \_\_IO uint32\_t RNG\_TypeDef::CR
  - RNG control register, Address offset: 0x00
- \_\_IO uint32\_t RNG\_TypeDef::SR
  - RNG status register, Address offset: 0x04
- \_\_IO uint32\_t RNG\_TypeDef::DR
  - RNG data register, Address offset: 0x08

# 38.2 RNG Firmware driver API description

The following section lists the various functions of the RNG library.

#### 38.2.1 How to use this driver

The RNG HAL driver can be used as follows:

- 1. Enable the RNG controller clock using RNG CLK ENABLE() macro.
- 2. Activate the RNG peripheral using HAL RNG ENABLE() macro.
- Wait until the 32 bit Random Number Generator contains a valid random data using (polling/interrupt) mode.
- 4. Get the 32 bit random number using HAL\_RNG\_GetRandomNumber() function.

#### 38.2.2 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the RNG according to the specified parameters in the RNG\_InitTypeDef and create the associated handle
- DeInitialize the RNG peripheral
- Initialize the RNG MSP
- DeInitialize RNG MSP
- HAL\_RNG\_Init()
- HAL\_RNG\_DeInit()
- HAL RNG MspInit()
- HAL RNG MspDeInit()

#### 38.2.3 Peripheral Control functions

This section provides functions allowing to:

- Get the 32 bit Random number
- Get the 32 bit Random number with interrupt enabled
- handle RNG interrupt request
- HAL\_RNG\_GetRandomNumber()
- HAL\_RNG\_GetRandomNumber\_IT()
- HAL\_RNG\_IRQHandler()
- HAL\_RNG\_ReadyCallback()
- HAL\_RNG\_ErrorCallback()

#### 38.2.4 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

• HAL RNG GetState()

### 38.2.5 Initialization and de-initialization functions

# 38.2.5.1 **HAL\_RNG\_Init**

Function Name HAL\_StatusTypeDef HAL\_RNG\_Init ( RNG\_HandleTypeDef \*

hrng)

Function Description 
Initializes the RNG according to the specified parameters in the

RNG\_InitTypeDef and creates the associated handle.

Parameters • hrng: pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values 

• HAL status

Notes • None.

# 38.2.5.2 HAL\_RNG\_Delnit

Function Name HAL\_StatusTypeDef HAL\_RNG\_DeInit ( RNG\_HandleTypeDef

\* hrng)

Function Description Delnitializes the RNG peripheral.

Parameters • hrng : pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values 

• HAL status

Notes • None.

## 38.2.5.3 HAL\_RNG\_MspInit

Function Name void HAL\_RNG\_MspInit ( RNG\_HandleTypeDef \* hrng)

Function Description Initializes the RNG MSP.

Parameters • hrng: pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values • None.

Notes • None.

# 38.2.5.4 HAL\_RNG\_MspDeInit

Notes

Function Name void HAL\_RNG\_MspDeInit ( RNG\_HandleTypeDef \* hrng)

Function Description Delnitializes the RNG MSP.

Parameters • hrng : pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values • None.

# 38.2.6 Peripheral Control functions

# 38.2.6.1 HAL\_RNG\_GetRandomNumber

Function Name uint32\_t HAL\_RNG\_GetRandomNumber (

None.

RNG\_HandleTypeDef \* hrng)

Function Description Returns a 32-bit random number.

Parameters • hrng : pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values • 32-bit random number

Notes

• Each time the random number data is read the RNG\_FLAG\_DRDY flag is automatically cleared.

38.2.6.2 HAL\_RNG\_GetRandomNumber\_IT

Function Name uint32\_t HAL\_RNG\_GetRandomNumber\_IT (

RNG\_HandleTypeDef \* hrng)

Function Description Returns a 32-bit random number with interrupt enabled.

Parameters • hrng: pointer to a RNG\_HandleTypeDef structure that

contains the configuration information for RNG.

Return values • 32-bit random number

Notes 

None.

584/865 DocID025834 Rev 1



### 38.2.6.3 HAL\_RNG\_IRQHandler

**Function Name** 

void HAL\_RNG\_IRQHandler ( RNG\_HandleTypeDef \* hrng)

**Function Description** 

Handles RNG interrupt request.

**Parameters** 

 hrng: pointer to a RNG\_HandleTypeDef structure that contains the configuration information for RNG.

Return values

None.

Notes

- In the case of a clock error, the RNG is no more able to generate random numbers because the PLL48CLK clock is not correct. User has to check that the clock controller is correctly configured to provide the RNG clock and clear the CEIS bit using \_\_HAL\_RNG\_CLEAR\_FLAG(). The clock error has no impact on the previously generated random numbers, and the RNG\_DR register contents can be used.
- In the case of a seed error, the generation of random numbers is interrupted as long as the SECS bit is '1'. If a number is available in the RNG\_DR register, it must not be used because it may not have enough entropy. In this case, it is recommended to clear the SEIS bit using \_\_HAL\_RNG\_CLEAR\_FLAG(), then disable and enable the RNG peripheral to reinitialize and restart the RNG.

## 38.2.6.4 HAL RNG ReadyCallback

Function Name

void HAL\_RNG\_ReadyCallback ( RNG\_HandleTypeDef \* hrng)

**Function Description** 

Data Ready callback in non-blocking mode.

**Parameters** 

 hrng: pointer to a RNG\_HandleTypeDef structure that contains the configuration information for RNG.

Return values

None.

Notes

None.

# 38.2.6.5 HAL\_RNG\_ErrorCallback

Function Name void HAL\_RNG\_ErrorCallback ( RNG\_HandleTypeDef \* hrng)

**Function Description** 

RNG error callbacks.

None.

None.

**Parameters** 

• **hrng**: pointer to a RNG\_HandleTypeDef structure that contains the configuration information for RNG.

Return values

Notes

•

# 38.2.7 Peripheral State functions

# 38.2.7.1 HAL\_RNG\_GetState

Function Name HAL\_RNG\_StateTypeDef HAL\_RNG\_GetState (

RNG\_HandleTypeDef \* hrng)

**Function Description** 

Returns the RNG state.

**Parameters** 

 hrng: pointer to a RNG\_HandleTypeDef structure that contains the configuration information for RNG.

Return values

HAL state

Notes

None.

# 38.3 RNG Firmware driver defines

#### 38.3.1 RNG

**RNG** 

RNG\_Flag\_definition

• #define: RNG\_FLAG\_DRDY ((uint32\_t)0x0001)

Data ready

• #define: RNG\_FLAG\_CECS ((uint32\_t)0x0002)

Clock error current status

#define: RNG\_FLAG\_SECS ((uint32\_t)0x0004)

Seed error current status

## RNG\_Interrupt\_definition

#define: RNG\_IT\_CEI ((uint32\_t)0x20)

Clock error interrupt

• #define: RNG\_IT\_SEI ((uint32\_t)0x40)

Seed error interrupt

# 39 HAL RTC Generic Driver

# 39.1 RTC Firmware driver registers structures

# 39.1.1 RTC\_HandleTypeDef

RTC\_HandleTypeDef is defined in the stm32f4xx\_hal\_rtc.h
Data Fields

- RTC\_TypeDef \* Instance
- RTC\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_RTCStateTypeDef State

#### **Field Documentation**

- RTC\_TypeDef\* RTC\_HandleTypeDef::Instance
  - Register base address
- RTC\_InitTypeDef RTC\_HandleTypeDef::Init
  - RTC required parameters
- HAL\_LockTypeDef RTC\_HandleTypeDef::Lock
  - RTC locking object
- \_\_IO HAL\_RTCStateTypeDef RTC\_HandleTypeDef::State
  - Time communication state

## 39.1.2 RTC\_InitTypeDef

RTC\_InitTypeDef is defined in the stm32f4xx\_hal\_rtc.h
Data Fields

- uint32\_t HourFormat
- uint32 t AsynchPrediv
- uint32\_t SynchPrediv
- uint32\_t OutPut
- uint32\_t OutPutPolarity
- uint32\_t OutPutType

## **Field Documentation**

- uint32\_t RTC\_InitTypeDef::HourFormat
  - Specifies the RTC Hour Format. This parameter can be a value of RTC\_Hour\_Formats
- uint32\_t RTC\_InitTypeDef::AsynchPrediv

- Specifies the RTC Asynchronous Predivider value. This parameter must be a number between Min Data = 0x00 and Max Data = 0x7F
- uint32\_t RTC\_InitTypeDef::SynchPrediv
  - Specifies the RTC Synchronous Predivider value. This parameter must be a number between Min Data = 0x00 and Max Data = 0x7FFF
- uint32\_t RTC\_InitTypeDef::OutPut
  - Specifies which signal will be routed to the RTC output. This parameter can be a value of RTC\_Output\_selection\_Definitions
- uint32\_t RTC\_InitTypeDef::OutPutPolarity
  - Specifies the polarity of the output signal. This parameter can be a value of RTC\_Output\_Polarity\_Definitions
- uint32\_t RTC\_InitTypeDef::OutPutType
  - Specifies the RTC Output Pin mode. This parameter can be a value of RTC\_Output\_Type\_ALARM\_OUT

# 39.1.3 RTC\_DateTypeDef

RTC\_DateTypeDef is defined in the stm32f4xx\_hal\_rtc.h

**Data Fields** 

- uint8 t WeekDay
- uint8 t Month
- uint8\_t Date
- uint8 t Year

#### **Field Documentation**

- uint8\_t RTC\_DateTypeDef::WeekDay
  - Specifies the RTC Date WeekDay. This parameter can be a value of RTC\_WeekDay\_Definitions
- uint8\_t RTC\_DateTypeDef::Month
  - Specifies the RTC Date Month (in BCD format). This parameter can be a value of RTC\_Month\_Date\_Definitions
- uint8\_t RTC\_DateTypeDef::Date
  - Specifies the RTC Date. This parameter must be a number between Min\_Data =
     1 and Max Data = 31
- uint8\_t RTC\_DateTypeDef::Year
  - Specifies the RTC Date Year. This parameter must be a number between Min\_Data = 0 and Max\_Data = 99

# 39.1.4 RTC\_TimeTypeDef

RTC\_TimeTypeDef is defined in the stm32f4xx\_hal\_rtc.h

**Data Fields** 

- uint8 t Hours
- uint8\_t Minutes

- uint8 t Seconds
- uint32 t SubSeconds
- uint8 t TimeFormat
- uint32\_t DayLightSaving
- uint32\_t StoreOperation

#### **Field Documentation**

# • uint8\_t RTC\_TimeTypeDef::Hours

Specifies the RTC Time Hour. This parameter must be a number between
 Min\_Data = 0 and Max\_Data = 12 if the RTC\_HourFormat\_12 is selected. This parameter must be a number between Min\_Data = 0 and Max\_Data = 23 if the RTC HourFormat 24 is selected

# uint8\_t RTC\_TimeTypeDef::Minutes

Specifies the RTC Time Minutes. This parameter must be a number between
 Min Data = 0 and Max Data = 59

# • uint8\_t RTC\_TimeTypeDef::Seconds

 Specifies the RTC Time Seconds. This parameter must be a number between Min\_Data = 0 and Max\_Data = 59

# uint32\_t RTC\_TimeTypeDef::SubSeconds

 Specifies the RTC Time SubSeconds. This parameter must be a number between Min\_Data = 0 and Max\_Data = 59

### uint8\_t RTC\_TimeTypeDef::TimeFormat

 Specifies the RTC AM/PM Time. This parameter can be a value of RTC\_AM\_PM\_Definitions

#### uint32\_t RTC\_TimeTypeDef::DayLightSaving

 Specifies DayLight Save Operation. This parameter can be a value of RTC\_DayLightSaving\_Definitions

#### • uint32\_t RTC\_TimeTypeDef::StoreOperation

 Specifies RTC\_StoreOperation value to be written in the BCK bit in CR register to store the operation. This parameter can be a value of RTC StoreOperation Definitions

## 39.1.5 RTC\_AlarmTypeDef

RTC\_AlarmTypeDef is defined in the stm32f4xx\_hal\_rtc.h

#### **Data Fields**

- RTC TimeTypeDef AlarmTime
- uint32\_t AlarmMask
- uint32 t AlarmSubSecondMask
- uint32\_t AlarmDateWeekDaySel
- uint8\_t AlarmDateWeekDay
- uint32\_t Alarm

#### **Field Documentation**

- RTC\_TimeTypeDef RTC\_AlarmTypeDef::AlarmTime
  - Specifies the RTC Alarm Time members
- uint32\_t RTC\_AlarmTypeDef::AlarmMask
  - Specifies the RTC Alarm Masks. This parameter can be a value of RTC\_AlarmMask\_Definitions
- uint32\_t RTC\_AlarmTypeDef::AlarmSubSecondMask
  - Specifies the RTC Alarm SubSeconds Masks. This parameter can be a value of RTC\_Alarm\_Sub\_Seconds\_Masks\_Definitions
- uint32\_t RTC\_AlarmTypeDef::AlarmDateWeekDaySel
  - Specifies the RTC Alarm is on Date or WeekDay. This parameter can be a value of RTC\_AlarmDateWeekDay\_Definitions
- uint8 t RTC AlarmTypeDef::AlarmDateWeekDay
  - Specifies the RTC Alarm Date/WeekDay. If the Alarm Date is selected, this
    parameter must be set to a value in the 1-31 range. If the Alarm WeekDay is
    selected, this parameter can be a value of RTC\_WeekDay\_Definitions
- uint32\_t RTC\_AlarmTypeDef::Alarm
  - Specifies the alarm . This parameter can be a value of RTC\_Alarms\_Definitions

# 39.1.6 RTC\_TypeDef

RTC\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_t TR
- \_\_IO uint32\_t DR
- \_\_IO uint32\_t CR
- IO uint32 t ISR
- \_\_IO uint32\_t PRER
- \_\_IO uint32\_t WUTR
- \_\_IO uint32\_t CALIBR
- \_\_IO uint32\_t ALRMAR
- \_\_IO uint32\_t ALRMBR
- IO uint32 t WPR
- IO uint32 t SSR
- IO uint32 t SHIFTR
- \_\_IO uint32\_t TSTR
- \_\_IO uint32\_t TSDR
- IO uint32 t TSSSR
- \_\_IO uint32\_t CALR
- \_\_IO uint32\_t TAFCR
- IO uint32 t ALRMASSR
- \_\_IO uint32\_t ALRMBSSR
- uint32 t RESERVED7
- IO uint32 t BKP0R
- IO uint32 t BKP1R
- \_\_IO uint32\_t BKP2R
- \_\_IO uint32\_t BKP3R
- \_\_IO uint32\_t BKP4R
- \_\_IO uint32\_t BKP5R
- IO uint32 t BKP6R

- IO uint32 t BKP7R
- IO uint32 t BKP8R
- IO uint32 t BKP9R
- IO uint32 t BKP10R
- \_\_IO uint32\_t BKP11R
- \_\_IO uint32\_t BKP12R
- \_\_IO uint32\_t BKP13R
- \_\_IO uint32\_t BKP14R
- \_\_IO uint32\_t BKP15R
- IO uint32 t BKP16R
- \_\_IO uint32\_t BKP17R
- \_\_IO uint32\_t BKP18R
- \_\_IO uint32\_t BKP19R

#### **Field Documentation**

- \_\_IO uint32\_t RTC\_TypeDef::TR
  - RTC time register, Address offset: 0x00
- \_\_IO uint32\_t RTC\_TypeDef::DR
  - RTC date register, Address offset: 0x04
- \_\_IO uint32\_t RTC\_TypeDef::CR
  - RTC control register, Address offset: 0x08
- \_\_IO uint32\_t RTC\_TypeDef::ISR
  - RTC initialization and status register, Address offset: 0x0C
- \_\_IO uint32\_t RTC\_TypeDef::PRER
  - RTC prescaler register, Address offset: 0x10
- \_\_IO uint32\_t RTC\_TypeDef::WUTR
  - RTC wakeup timer register, Address offset: 0x14
- \_\_IO uint32\_t RTC\_TypeDef::CALIBR
  - RTC calibration register, Address offset: 0x18
- \_\_IO uint32\_t RTC\_TypeDef::ALRMAR
  - RTC alarm A register, Address offset: 0x1C
- \_\_IO uint32\_t RTC\_TypeDef::ALRMBR
  - RTC alarm B register, Address offset: 0x20
- \_\_IO uint32\_t RTC\_TypeDef::WPR
  - RTC write protection register, Address offset: 0x24
- \_\_IO uint32\_t RTC\_TypeDef::SSR
  - RTC sub second register, Address offset: 0x28
- \_\_IO uint32\_t RTC\_TypeDef::SHIFTR
  - RTC shift control register, Address offset: 0x2C
- \_\_IO uint32\_t RTC\_TypeDef::TSTR
  - RTC time stamp time register, Address offset: 0x30
- \_\_IO uint32\_t RTC\_TypeDef::TSDR
  - RTC time stamp date register, Address offset: 0x34
- \_\_IO uint32\_t RTC\_TypeDef::TSSSR
  - RTC time-stamp sub second register, Address offset: 0x38
- \_\_IO uint32\_t RTC\_TypeDef::CALR
  - RTC calibration register, Address offset: 0x3C
  - \_\_IO uint32\_t RTC\_TypeDef::TAFCR
    - RTC tamper and alternate function configuration register, Address offset: 0x40
- \_\_IO uint32\_t RTC\_TypeDef::ALRMASSR

RTC alarm A sub second register, Address offset: 0x44 \_IO uint32\_t RTC\_TypeDef::ALRMBSSR RTC alarm B sub second register, Address offset: 0x48 uint32\_t RTC\_TypeDef::RESERVED7 Reserved, 0x4C \_IO uint32\_t RTC\_TypeDef::BKP0R RTC backup register 1, Address offset: 0x50 \_IO uint32\_t RTC\_TypeDef::BKP1R RTC backup register 1, Address offset: 0x54 IO uint32 t RTC TypeDef::BKP2R RTC backup register 2, Address offset: 0x58 \_\_IO uint32\_t RTC\_TypeDef::BKP3R RTC backup register 3, Address offset: 0x5C \_IO uint32\_t RTC\_TypeDef::BKP4R RTC backup register 4, Address offset: 0x60 \_IO uint32\_t RTC\_TypeDef::BKP5R RTC backup register 5, Address offset: 0x64 \_\_IO uint32\_t RTC\_TypeDef::BKP6R RTC backup register 6, Address offset: 0x68 \_\_IO uint32\_t RTC\_TypeDef::BKP7R RTC backup register 7, Address offset: 0x6C RTC backup register 8, Address offset: 0x70 \_\_IO uint32\_t RTC\_TypeDef::BKP9R RTC backup register 9, Address offset: 0x74 \_\_IO uint32\_t RTC\_TypeDef::BKP10R RTC backup register 10, Address offset: 0x78 \_IO uint32\_t RTC\_TypeDef::BKP11R RTC backup register 11, Address offset: 0x7C \_\_IO uint32\_t RTC\_TypeDef::BKP12R RTC backup register 12, Address offset: 0x80 \_\_IO uint32\_t RTC\_TypeDef::BKP13R RTC backup register 13, Address offset: 0x84 \_IO uint32\_t RTC\_TypeDef::BKP14R RTC backup register 14, Address offset: 0x88 IO uint32 t RTC TypeDef::BKP15R RTC backup register 15, Address offset: 0x8C \_\_IO uint32\_t RTC\_TypeDef::BKP16R RTC backup register 16, Address offset: 0x90 \_\_IO uint32\_t RTC\_TypeDef::BKP17R RTC backup register 17, Address offset: 0x94 \_\_IO uint32\_t RTC\_TypeDef::BKP18R RTC backup register 18, Address offset: 0x98

# 39.2 RTC Firmware driver API description

IO uint32 t RTC TypeDef::BKP19R

The following section lists the various functions of the RTC library.

RTC backup register 19, Address offset: 0x9C



# 39.2.1 Backup Domain Operating Condition

The real-time clock (RTC), the RTC backup registers, and the backup SRAM (BKP SRAM) can be powered from the VBAT voltage when the main VDD supply is powered off. To retain the content of the RTC backup registers, backup SRAM, and supply the RTC when VDD is turned off, VBAT pin can be connected to an optional standby voltage supplied by a battery or by another source.

To allow the RTC operating even when the main digital supply (VDD) is turned off, the VBAT pin powers the following blocks:

- 1. The RTC
- 2. The LSE oscillator
- 3. The backup SRAM when the low power backup regulator is enabled
- 4. PC13 to PC15 I/Os, plus PI8 I/O (when available)

When the backup domain is supplied by VDD (analog switch connected to VDD), the following pins are available:

- 1. PC14 and PC15 can be used as either GPIO or LSE pins
- 2. PC13 can be used as a GPIO or as the RTC AF1 pin
- 3. PI8 can be used as a GPIO or as the RTC\_AF2 pin

When the backup domain is supplied by VBAT (analog switch connected to VBAT because VDD is not present), the following pins are available:

- 1. PC14 and PC15 can be used as LSE pins only
- 2. PC13 can be used as the RTC AF1 pin
- 3. PI8 can be used as the RTC\_AF2 pin

# 39.2.2 Backup Domain Reset

The backup domain reset sets all RTC registers and the RCC\_BDCR register to their reset values. The BKPSRAM is not affected by this reset. The only way to reset the BKPSRAM is through the Flash interface by requesting a protection level change from 1 to 0.

A backup domain reset is generated when one of the following events occurs:

- 1. Software reset, triggered by setting the BDRST bit in the RCC Backup domain control register (RCC\_BDCR).
- 2. VDD or VBAT power on, if both supplies have previously been powered off.

#### 39.2.3 Backup Domain Access

After reset, the backup domain (RTC registers, RTC backup data registers and backup SRAM) is protected against possible unwanted write accesses.

To enable access to the RTC Domain and RTC registers, proceed as follows:

- Enable the Power Controller (PWR) APB1 interface clock using the \_\_PWR\_CLK\_ENABLE() function.
- Enable access to RTC domain using the HAL\_PWR\_EnableBkUpAccess() function.
- Select the RTC clock source using the \_\_HAL\_RCC\_RTC\_CONFIG() function.
- Enable RTC Clock using the \_\_HAL\_RCC\_RTC\_ENABLE() function.

### 39.2.4 How to use this driver

- Enable the RTC domain access (see description in the section above).
- Configure the RTC Prescaler (Asynchronous and Synchronous) and RTC hour format using the HAL RTC Init() function.

## **Time and Date configuration**

- To configure the RTC Calendar (Time and Date) use the HAL\_RTC\_SetTime() and HAL\_RTC\_SetDate() functions.
- To read the RTC Calendar, use the HAL\_RTC\_GetTime() and HAL\_RTC\_GetDate() functions.

#### **Alarm configuration**

- To configure the RTC Alarm use the HAL\_RTC\_SetAlarm() function. You can also configure the RTC Alarm with interrupt mode using the HAL\_RTC\_SetAlarm\_IT() function.
- To read the RTC Alarm, use the HAL\_RTC\_GetAlarm() function.

# 39.2.5 RTC and low power modes

The MCU can be woken up from a low power mode by an RTC alternate function.

The RTC alternate functions are the RTC alarms (Alarm A and Alarm B), RTC wakeup, RTC tamper event detection and RTC time stamp event detection. These RTC alternate functions can wake up the system from the Stop and Standby low power modes.

The system can also wake up from low power modes without depending on an external interrupt (Auto-wakeup mode), by using the RTC alarm or the RTC wakeup events.

The RTC provides a programmable time base for waking up from the Stop or Standby mode at regular intervals. Wakeup from STOP and STANDBY modes is possible only when the RTC clock source is LSE or LSI.

### 39.2.6 Initialization and de-initialization functions

This section provides functions allowing to initialize and configure the RTC Prescaler (Synchronous and Asynchronous), RTC Hour format, disable RTC registers Write protection, enter and exit the RTC initialization mode, RTC registers synchronization check and reference clock detection enable.

- 1. The RTC Prescaler is programmed to generate the RTC 1Hz time base. It is split into 2 programmable prescalers to minimize power consumption.
  - A 7-bit asynchronous prescaler and a 13-bit synchronous prescaler.
  - When both prescalers are used, it is recommended to configure the asynchronous prescaler to a high value to minimize power consumption.
- 2. All RTC registers are Write protected. Writing to the RTC registers is enabled by writing a key into the Write Protection register, RTC\_WPR.



 To configure the RTC Calendar, user application should enter initialization mode. In this mode, the calendar counter is stopped and its value can be updated. When the initialization sequence is complete, the calendar restarts counting after 4 RTCCLK cycles.

- 4. To read the calendar through the shadow registers after Calendar initialization, calendar update or after wakeup from low power modes the software must first clear the RSF flag. The software must then wait until it is set again before reading the calendar, which means that the calendar registers have been correctly copied into the RTC\_TR and RTC\_DR shadow registers. The HAL\_RTC\_WaitForSynchro() function implements the above software sequence (RSF clear and RSF check).
- HAL\_RTC\_Init()
- HAL\_RTC\_Delnit()
- HAL\_RTC\_MspInit()
- HAL\_RTC\_MspDeInit()

### 39.2.7 RTC Time and Date functions

This section provides functions allowing to configure Time and Date features

- HAL\_RTC\_SetTime()
- HAL\_RTC\_GetTime()
- HAL\_RTC\_SetDate()
- HAL\_RTC\_GetDate()

### 39.2.8 RTC Alarm functions

This section provides functions allowing to configure Alarm feature

- HAL RTC SetAlarm()
- HAL\_RTC\_SetAlarm\_IT()
- HAL\_RTC\_DeactivateAlarm()
- HAL\_RTC\_GetAlarm()
- HAL RTC AlarmIRQHandler()
- HAL\_RTC\_AlarmAEventCallback()
- HAL RTC PollForAlarmAEvent()

# 39.2.9 Peripheral Control functions

This subsection provides functions allowing to

- Wait for RTC Time and Date Synchronization
- HAL\_RTC\_WaitForSynchro()
- RTC EnterInitMode()
- RTC\_ByteToBcd2()
- RTC\_Bcd2ToByte()

## 39.2.10 Peripheral State functions

This subsection provides functions allowing to

- Get RTC state
- HAL\_RTC\_GetState()

# 39.2.11 Initialization and de-initialization functions

## 39.2.11.1 HAL\_RTC\_Init

Function Name HAL\_StatusTypeDef HAL\_RTC\_Init ( RTC\_HandleTypeDef \*

hrtc)

Function Description Initializes the RTC peripheral.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • HAL status

Notes 

None.

# 39.2.11.2 HAL\_RTC\_Delnit

Function Name HAL\_StatusTypeDef HAL\_RTC\_DeInit ( RTC\_HandleTypeDef \*

hrtc)

Function Description Delnitializes the RTC peripheral.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • HAL status

Notes 

• This function doesn't reset the RTC Backup Data registers.

#### 39.2.11.3 HAL\_RTC\_MspInit

Function Name void HAL\_RTC\_MspInit ( RTC\_HandleTypeDef \* hrtc)

Function Description Initializes the RTC MSP.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values 

None.

Notes • None.

# 39.2.11.4 HAL\_RTC\_MspDeInit

Function Name void HAL\_RTC\_MspDeInit ( RTC\_HandleTypeDef \* hrtc)

Function Description Delnitializes the RTC MSP.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

#### 39.2.12 RTC Time and Date functions

# 39.2.12.1 HAL\_RTC\_SetTime

Function Name HAL\_StatusTypeDef HAL\_RTC\_SetTime (

RTC\_HandleTypeDef \* hrtc, RTC\_TimeTypeDef \* sTime,

uint32\_t Format)

Function Description Sets RTC current time.

•

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• **sTime**: Pointer to Time structure

• Format: Specifies the format of the entered parameters.

This parameter can be one of the following values:

- FORMAT\_BIN: Binary data format

FORMAT\_BCD: BCD data format

Return values 

• HAL status

Notes • None.

# 39.2.12.2 HAL\_RTC\_GetTime

Function Name HAL\_StatusTypeDef HAL\_RTC\_GetTime (



RTC\_HandleTypeDef \* hrtc, RTC\_TimeTypeDef \* sTime,
uint32 t Format)

### **Function Description**

Gets RTC current time.

#### **Parameters**

- **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- **sTime**: Pointer to Time structure
- **Format :** Specifies the format of the entered parameters. This parameter can be one of the following values:
  - FORMAT\_BIN: Binary data formatFORMAT\_BCD: BCD data format

#### Return values

HAL status

Notes

 Call HAL\_RTC\_GetDate() after HAL\_RTC\_GetTime() to unlock the values in the higher-order calendar shadow registers.

#### 39.2.12.3 HAL RTC SetDate

Function Name HAL\_StatusTypeDef HAL\_RTC\_SetDate ( RTC\_HandleTypeDef

\* hrtc, RTC DateTypeDef \* sDate, uint32 t Format)

**Function Description** 

Sets RTC current date.

**Parameters** 

- hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- sDate : Pointer to date structure
- **Format :** specifies the format of the entered parameters. This parameter can be one of the following values:
  - FORMAT\_BIN: Binary data formatFORMAT BCD: BCD data format

#### Return values

HAL status

Notes

None.

# 39.2.12.4 HAL\_RTC\_GetDate

Function Name HAL\_StatusTypeDef HAL\_RTC\_GetDate (

RTC\_HandleTypeDef \* hrtc, RTC\_DateTypeDef \* sDate,

uint32\_t Format)



DocID025834 Rev 1

599/865

**Function Description** 

Gets RTC current date.

**Parameters** 

**hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

UM1725

• sDate: Pointer to Date structure

• **Format :** Specifies the format of the entered parameters. This parameter can be one of the following values:

FORMAT\_BIN: Binary data formatFORMAT BCD: BCD data format

Return values 

• HAL status

Notes • None.

# 39.2.13 RTC Alarm functions

## 39.2.13.1 HAL\_RTC\_SetAlarm

Function Name HAL\_StatusTypeDef HAL\_RTC\_SetAlarm (

RTC\_HandleTypeDef \* hrtc, RTC\_AlarmTypeDef \* sAlarm,

uint32\_t Format)

**Function Description** 

Sets the specified RTC Alarm.

**Parameters** 

- **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- sAlarm : Pointer to Alarm structure
- **Format :** Specifies the format of the entered parameters. This parameter can be one of the following values:

FORMAT\_BIN: Binary data formatFORMAT BCD: BCD data format

Return values 
• HAL status

Notes • None.

#### 39.2.13.2 HAL\_RTC\_SetAlarm\_IT

Function Name HAL\_StatusTypeDef HAL\_RTC\_SetAlarm\_IT (

RTC\_HandleTypeDef \* hrtc, RTC\_AlarmTypeDef \* sAlarm,

uint32\_t Format)

Function Description Sets the specified RTC Alarm with Interrupt.

**Parameters** 

**hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• sAlarm: Pointer to Alarm structure

• **Format :** Specifies the format of the entered parameters. This parameter can be one of the following values:

FORMAT\_BIN: Binary data formatFORMAT\_BCD: BCD data format

Return values 

• HAL status

Notes • None.

### 39.2.13.3 HAL\_RTC\_DeactivateAlarm

Function Name HAL\_StatusTypeDef HAL\_RTC\_DeactivateAlarm (

RTC\_HandleTypeDef \* hrtc, uint32\_t Alarm)

Function Description

ion Dea

Deactive the specified RTC Alarm.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• Alarm: Specifies the Alarm. This parameter can be one of the following values:

RTC\_ALARM\_A: AlarmARTC ALARM B: AlarmB

Return values

HAL status

Notes

None.

## 39.2.13.4 HAL\_RTC\_GetAlarm

Function Name HAL\_StatusTypeDef HAL\_RTC\_GetAlarm (

RTC\_HandleTypeDef \* hrtc, RTC\_AlarmTypeDef \* sAlarm,

uint32\_t Alarm, uint32\_t Format)

**Function Description** 

Gets the RTC Alarm value and masks.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• sAlarm : Pointer to Date structure

 Alarm: Specifies the Alarm. This parameter can be one of the following values:

- RTC ALARM A: AlarmA

47/

DocID025834 Rev 1

601/865

- RTC ALARM B: AlarmB

**Format :** Specifies the format of the entered parameters. This parameter can be one of the following values:

FORMAT\_BIN: Binary data formatFORMAT\_BCD: BCD data format

Return values • HAL status

Notes 

None.

# 39.2.13.5 HAL\_RTC\_AlarmIRQHandler

Function Name void HAL\_RTC\_AlarmIRQHandler ( RTC\_HandleTypeDef \*

hrtc)

Function Description This function handles Alarm interrupt request.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

# 39.2.13.6 HAL\_RTC\_AlarmAEventCallback

Function Name void HAL\_RTC\_AlarmAEventCallback ( RTC\_HandleTypeDef \*

hrtc)

Function Description Alarm A callback.

• hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

## 39.2.13.7 HAL\_RTC\_PollForAlarmAEvent

> **Function Name** HAL StatusTypeDef HAL RTC PollForAlarmAEvent (

RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

This function handles AlarmA Polling request. **Function Description** 

**Parameters** hrtc : pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Timeout: Timeout duration

Return values **HAL** status

Notes None.

#### 39.2.14 **Peripheral Control functions**

# 39.2.14.1 HAL\_RTC\_WaitForSynchro

**Function Name** HAL\_StatusTypeDef HAL\_RTC\_WaitForSynchro (

RTC\_HandleTypeDef \* hrtc)

Waits until the RTC Time and Date registers (RTC\_TR and **Function Description** 

RTC DR) are synchronized with RTC APB clock.

**hrtc**: pointer to a RTC HandleTypeDef structure that **Parameters** 

contains the configuration information for RTC.

Return values **HAL** status

> The RTC Resynchronization mode is write protected, use the \_\_HAL\_RTC\_WRITEPROTECTION\_DISABLE() before

calling this function.

To read the calendar through the shadow registers after Calendar initialization, calendar update or after wakeup from low power modes the software must first clear the RSF flag. The software must then wait until it is set again before reading the calendar, which means that the calendar registers have been correctly copied into the RTC TR and RTC DR shadow registers.

## 39.2.14.2 RTC EnterInitMode

Notes

**Function Name** HAL\_StatusTypeDef RTC\_EnterInitMode (

RTC\_HandleTypeDef \* hrtc)



**Function Description** 

Enters the RTC Initialization mode.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values

HAL status

Notes

• The RTC Initialization mode is write protected, use the \_\_HAL\_RTC\_WRITEPROTECTION\_DISABLE() before calling this function.

# 39.2.14.3 RTC\_ByteToBcd2

Function Name uint8\_t RTC\_ByteToBcd2 ( uint8\_t Value)

**Function Description** 

Converts a 2 digit decimal to BCD format.

**Parameters** 

Value: Byte to be converted

Return values

Converted byte

Notes

None.

## 39.2.14.4 RTC\_Bcd2ToByte

Function Name uint8\_t RTC\_Bcd2ToByte ( uint8\_t Value)

**Function Description** 

Converts from 2 digit BCD to Binary.

**Parameters** 

• Value: BCD value to be converted

Return values

Converted word

Notes

None.

# 39.2.15 Peripheral State functions

#### 39.2.15.1 HAL\_RTC\_GetState

Function Name HAL\_RTCStateTypeDef HAL\_RTC\_GetState (

RTC\_HandleTypeDef \* hrtc)

Function Description

Returns the RTC state.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values 

• HAL state

Notes • None.

# 39.3 RTC Firmware driver defines

# 39.3.1 RTC

**RTC** 

#### RTC\_AlarmDateWeekDay\_Definitions

• #define: RTC\_ALARMDATEWEEKDAYSEL\_DATE ((uint32\_t)0x00000000)

• #define: RTC\_ALARMDATEWEEKDAYSEL\_WEEKDAY ((uint32\_t)0x40000000)

#### RTC\_AlarmMask\_Definitions

• #define: RTC\_ALARMMASK\_NONE ((uint32\_t)0x00000000)

#define: RTC ALARMMASK DATEWEEKDAY RTC ALRMAR MSK4

#define: RTC ALARMMASK HOURS RTC ALRMAR MSK3

#define: RTC\_ALARMMASK\_MINUTES RTC\_ALRMAR\_MSK2

#define: RTC\_ALARMMASK\_SECONDS RTC\_ALRMAR\_MSK1

#define: RTC ALARMMASK ALL ((uint32 t)0x80808080)

## RTC\_Alarms\_Definitions

- #define: RTC\_ALARM\_A RTC\_CR\_ALRAE
- #define: RTC ALARM B RTC CR ALRBE

#### RTC Alarm Sub Seconds Masks Definitions

- #define: RTC\_ALARMSUBSECONDMASK\_ALL ((uint32\_t)0x00000000)

  All Alarm SS fields are masked. There is no comparison on sub seconds for Alarm
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_1 ((uint32\_t)0x01000000)
  SS[14:1] are don't care in Alarm comparison. Only SS[0] is compared.
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_2 ((uint32\_t)0x02000000)
   SS[14:2] are don't care in Alarm comparison. Only SS[1:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_3 ((uint32\_t)0x03000000)
   SS[14:3] are don't care in Alarm comparison. Only SS[2:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_4 ((uint32\_t)0x04000000)
   SS[14:4] are don't care in Alarm comparison. Only SS[3:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_5 ((uint32\_t)0x05000000)
  SS[14:5] are don't care in Alarm comparison. Only SS[4:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_6 ((uint32\_t)0x06000000)
   SS[14:6] are don't care in Alarm comparison. Only SS[5:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_7 ((uint32\_t)0x07000000)
  SS[14:7] are don't care in Alarm comparison. Only SS[6:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_8 ((uint32\_t)0x08000000)

606/865 DocID025834 Rev 1

SS[14:8] are don't care in Alarm comparison. Only SS[7:0] are compared

- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_9 ((uint32\_t)0x09000000)
  SS[14:9] are don't care in Alarm comparison. Only SS[8:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_10 ((uint32\_t)0x0A000000)
   SS[14:10] are don't care in Alarm comparison. Only SS[9:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_11 ((uint32\_t)0x0B000000)
  SS[14:11] are don't care in Alarm comparison. Only SS[10:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_12 ((uint32\_t)0x0C000000)
  SS[14:12] are don't care in Alarm comparison.Only SS[11:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14\_13 ((uint32\_t)0x0D000000)
  SS[14:13] are don't care in Alarm comparison. Only SS[12:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_SS14 ((uint32\_t)0x0E000000)
   SS[14] is don't care in Alarm comparison. Only SS[13:0] are compared
- #define: RTC\_ALARMSUBSECONDMASK\_None ((uint32\_t)0x0F000000)
   SS[14:0] are compared and must match to activate alarm.

#### RTC AM PM Definitions

- #define: RTC\_HOURFORMAT12\_AM ((uint8\_t)0x00)
- #define: RTC\_HOURFORMAT12\_PM ((uint8\_t)0x40)

#### RTC\_DayLightSaving\_Definitions

- #define: RTC\_DAYLIGHTSAVING\_SUB1H ((uint32\_t)0x00020000)
- #define: RTC\_DAYLIGHTSAVING\_ADD1H ((uint32\_t)0x00010000)

• #define: RTC\_DAYLIGHTSAVING\_NONE ((uint32\_t)0x00000000)

#### RTC\_Exported\_Constants

- #define: RTC\_TR\_RESERVED\_MASK ((uint32\_t)0x007F7F7F)
- #define: RTC\_DR\_RESERVED\_MASK ((uint32\_t)0x00FFFF3F)
- #define: RTC\_INIT\_MASK ((uint32\_t)0xFFFFFFF)
- #define: RTC\_RSF\_MASK ((uint32\_t)0xFFFFF5F)
- #define: RTC\_FLAGS\_MASK ((uint32\_t)(RTC\_FLAG\_TSOVF | RTC\_FLAG\_TSF |
   RTC\_FLAG\_WUTF | \ RTC\_FLAG\_ALRBF | RTC\_FLAG\_ALRAF |
   RTC\_FLAG\_INITF | \ RTC\_FLAG\_RSF | RTC\_FLAG\_INITS | RTC\_FLAG\_WUTWF |
   \ RTC\_FLAG\_ALRBWF | RTC\_FLAG\_ALRAWF | RTC\_FLAG\_TAMP1F | \
   RTC\_FLAG\_RECALPF | RTC\_FLAG\_SHPF))
- #define: RTC\_TIMEOUT\_VALUE 1000

#### RTC\_Flags\_Definitions

- #define: RTC\_FLAG\_RECALPF ((uint32\_t)0x00010000)
- #define: RTC\_FLAG\_TAMP2F ((uint32\_t)0x00004000)
- #define: RTC\_FLAG\_TAMP1F ((uint32\_t)0x00002000)
- #define: RTC\_FLAG\_TSOVF ((uint32\_t)0x00001000)

- #define: *RTC\_FLAG\_TSF* ((uint32\_t)0x00000800)
- #define: *RTC\_FLAG\_WUTF ((uint32\_t)0x00000400)*
- #define: *RTC\_FLAG\_ALRBF* ((uint32\_t)0x00000200)
- #define: RTC\_FLAG\_ALRAF ((uint32\_t)0x00000100)
- #define: *RTC\_FLAG\_INITF* ((uint32\_t)0x00000040)
- #define: *RTC\_FLAG\_RSF ((uint32\_t)0x00000020)*
- #define: *RTC\_FLAG\_INITS* ((uint32\_t)0x00000010)
- #define: *RTC\_FLAG\_SHPF* ((uint32\_t)0x00000008)
- #define: *RTC\_FLAG\_WUTWF* ((uint32\_t)0x00000004)
- #define: RTC\_FLAG\_ALRBWF ((uint32\_t)0x00000002)
- #define: RTC\_FLAG\_ALRAWF ((uint32\_t)0x00000001)

#### RTC\_Hour\_Formats



- #define: RTC\_HOURFORMAT\_24 ((uint32\_t)0x00000000)
- #define: RTC\_HOURFORMAT\_12 ((uint32\_t)0x00000040)

#### RTC\_Input\_parameter\_format\_definitions

- #define: FORMAT\_BIN ((uint32\_t)0x000000000)
- #define: FORMAT\_BCD ((uint32\_t)0x00000001)

### RTC\_Interrupts\_Definitions

- #define: RTC\_IT\_TS ((uint32\_t)0x00008000)
- #define: *RTC\_IT\_WUT ((uint32\_t)0x00004000)*
- #define: RTC\_IT\_ALRB ((uint32\_t)0x00002000)
- #define: RTC\_IT\_ALRA ((uint32\_t)0x00001000)
- #define: RTC\_IT\_TAMP ((uint32\_t)0x00000004)
- #define: RTC\_IT\_TAMP1 ((uint32\_t)0x00020000)
- #define: RTC\_IT\_TAMP2 ((uint32\_t)0x00040000)

#### RTC\_Month\_Date\_Definitions

610/865

- #define: RTC\_MONTH\_JANUARY ((uint8\_t)0x01)
- #define: RTC\_MONTH\_FEBRUARY ((uint8\_t)0x02)
- #define: RTC\_MONTH\_MARCH ((uint8\_t)0x03)
- #define: RTC\_MONTH\_APRIL ((uint8\_t)0x04)
- #define: RTC\_MONTH\_MAY ((uint8\_t)0x05)
- #define: RTC\_MONTH\_JUNE ((uint8\_t)0x06)
- #define: RTC\_MONTH\_JULY ((uint8\_t)0x07)
- #define: RTC\_MONTH\_AUGUST ((uint8\_t)0x08)
- #define: RTC\_MONTH\_SEPTEMBER ((uint8\_t)0x09)
- #define: RTC\_MONTH\_OCTOBER ((uint8\_t)0x10)
- #define: RTC\_MONTH\_NOVEMBER ((uint8\_t)0x11)
- #define: RTC\_MONTH\_DECEMBER ((uint8\_t)0x12)

#### RTC Output Polarity Definitions

- #define: RTC\_OUTPUT\_POLARITY\_HIGH ((uint32\_t)0x00000000)
- #define: RTC\_OUTPUT\_POLARITY\_LOW ((uint32\_t)0x00100000)

#### RTC\_Output\_selection\_Definitions

- #define: RTC\_OUTPUT\_DISABLE ((uint32\_t)0x00000000)
- #define: RTC\_OUTPUT\_ALARMA ((uint32\_t)0x00200000)
- #define: RTC\_OUTPUT\_ALARMB ((uint32\_t)0x00400000)
- #define: RTC\_OUTPUT\_WAKEUP ((uint32\_t)0x00600000)

#### RTC\_Output\_Type\_ALARM\_OUT

- #define: RTC\_OUTPUT\_TYPE\_OPENDRAIN ((uint32\_t)0x00000000)
- #define: RTC\_OUTPUT\_TYPE\_PUSHPULL ((uint32\_t)0x00040000)

#### RTC\_StoreOperation\_Definitions

- #define: RTC\_STOREOPERATION\_RESET ((uint32\_t)0x00000000)
- #define: RTC\_STOREOPERATION\_SET ((uint32\_t)0x00040000)

#### RTC\_WeekDay\_Definitions

• #define: RTC\_WEEKDAY\_MONDAY ((uint8\_t)0x01)

- #define: RTC\_WEEKDAY\_TUESDAY ((uint8\_t)0x02)
- #define: RTC\_WEEKDAY\_WEDNESDAY ((uint8\_t)0x03)
- #define: RTC\_WEEKDAY\_THURSDAY ((uint8\_t)0x04)
- #define: RTC\_WEEKDAY\_FRIDAY ((uint8\_t)0x05)
- #define: RTC\_WEEKDAY\_SATURDAY ((uint8\_t)0x06)
- #define: RTC\_WEEKDAY\_SUNDAY ((uint8\_t)0x07)

# 40 HAL RTC Extension Driver

# 40.1 RTCEx Firmware driver registers structures

# 40.1.1 RTC\_TamperTypeDef

RTC\_TamperTypeDef is defined in the stm32f4xx\_hal\_rtc\_ex.h Data Fields

- uint32\_t Tamper
- uint32 t PinSelection
- uint32 t Trigger
- uint32 t Filter
- uint32\_t SamplingFrequency
- uint32 t PrechargeDuration
- uint32 t TamperPullUp
- uint32 t TimeStampOnTamperDetection

- uint32\_t RTC\_TamperTypeDef::Tamper
  - Specifies the Tamper Pin. This parameter can be a value of RTCEx\_Tamper\_Pins\_Definitions
- uint32 t RTC TamperTypeDef::PinSelection
  - Specifies the Tamper Pin. This parameter can be a value of RTCEx\_Tamper\_Pins\_Selection
- uint32\_t RTC\_TamperTypeDef::Trigger
  - Specifies the Tamper Trigger. This parameter can be a value of RTCEx\_Tamper\_Trigger\_Definitions
- uint32 t RTC TamperTypeDef::Filter
  - Specifies the RTC Filter Tamper. This parameter can be a value of RTCEx\_Tamper\_Filter\_Definitions
- uint32\_t RTC\_TamperTypeDef::SamplingFrequency
  - Specifies the sampling frequency. This parameter can be a value of RTCEx\_Tamper\_Sampling\_Frequencies\_Definitions
- uint32 t RTC TamperTypeDef::PrechargeDuration
  - Specifies the Precharge Duration . This parameter can be a value of RTCEx\_Tamper\_Pin\_Precharge\_Duration\_Definitions
- uint32\_t RTC\_TamperTypeDef::TamperPullUp
  - Specifies the Tamper PullUp. This parameter can be a value of RTCEx Tamper Pull UP Definitions
- uint32\_t RTC\_TamperTypeDef::TimeStampOnTamperDetection
  - Specifies the TimeStampOnTamperDetection. This parameter can be a value of RTCEx\_Tamper\_TimeStampOnTamperDetection\_Definitions

# 40.2 RTCEx Firmware driver API description

The following section lists the various functions of the RTCEx library.

#### 40.2.1 How to use this driver

- Enable the RTC domain access.
- Configure the RTC Prescaler (Asynchronous and Synchronous) and RTC hour format using the HAL\_RTC\_Init() function.

### **RTC Wakeup configuration**

- To configure the RTC Wakeup Clock source and Counter use the HAL\_RTC\_SetWakeUpTimer() function. You can also configure the RTC Wakeup timer in interrupt mode using the HAL\_RTC\_SetWakeUpTimer\_IT() function.
- To read the RTC WakeUp Counter register, use the HAL\_RTC\_GetWakeUpTimer() function.

### TimeStamp configuration

- Configure the RTC\_AFx trigger and enable the RTC TimeStamp using the HAL\_RTC\_SetTimeStamp() function. You can also configure the RTC TimeStamp with interrupt mode using the HAL\_RTC\_SetTimeStamp\_IT() function.
- To read the RTC TimeStamp Time and Date register, use the HAL\_RTC\_GetTimeStamp() function.
- The TIMESTAMP alternate function can be mapped either to RTC\_AF1 (PC13) or RTC\_AF2 (PI8) depending on the value of TSINSEL bit in RTC\_TAFCR register. The corresponding pin is also selected by HAL\_RTC\_SetTimeStamp() or HAL\_RTC\_SetTimeStamp\_IT() function.

#### Tamper configuration

- Enable the RTC Tamper and configure the Tamper filter count, trigger Edge or Level
  according to the Tamper filter (if equal to 0 Edge else Level) value, sampling
  frequency, precharge or discharge and Pull-UP using the HAL\_RTC\_SetTamper()
  function. You can configure RTC Tamper in interrupt mode using
  HAL\_RTC\_SetTamper\_IT() function.
- The TAMPER1 alternate function can be mapped either to RTC\_AF1 (PC13) or RTC\_AF2 (PI8) depending on the value of TAMP1INSEL bit in RTC\_TAFCR register. The corresponding pin is also selected by HAL\_RTC\_SetTamper() or HAL\_RTC\_SetTamper\_IT() function.

### **Backup Data Registers configuration**

- To write to the RTC Backup Data registers, use the HAL\_RTC\_BKUPWrite() function.
- To read the RTC Backup Data registers, use the HAL\_RTC\_BKUPRead() function.

## 40.2.2 RTC TimeStamp and Tamper functions

This section provides functions allowing to configure TimeStamp feature

- HAL\_RTCEx\_SetTimeStamp()
- HAL RTCEx SetTimeStamp IT()
- HAL\_RTCEx\_DeactivateTimeStamp()
- HAL\_RTCEx\_GetTimeStamp()
- HAL\_RTCEx\_SetTamper()
- HAL\_RTCEx\_SetTamper\_IT()
- HAL\_RTCEx\_DeactivateTamper()
- HAL\_RTCEx\_TamperTimeStampIRQHandler()
- HAL\_RTCEx\_TimeStampEventCallback()
- HAL\_RTCEx\_Tamper1EventCallback()
- HAL\_RTCEx\_Tamper2EventCallback()
- HAL\_RTCEx\_PollForTimeStampEvent()
- HAL\_RTCEx\_PollForTamper1Event()
- HAL RTCEx PollForTamper2Event()

# 40.2.3 RTC Wake-up functions

This section provides functions allowing to configure Wake-up feature

- HAL\_RTCEx\_SetWakeUpTimer()
- HAL\_RTCEx\_SetWakeUpTimer\_IT()
- HAL\_RTCEx\_DeactivateWakeUpTimer()
- HAL\_RTCEx\_GetWakeUpTimer()
- HAL\_RTCEx\_WakeUpTimerIRQHandler()
- HAL RTCEx WakeUpTimerEventCallback()
- HAL\_RTCEx\_PollForWakeUpTimerEvent()

## 40.2.4 Extension Peripheral Control functions

This subsection provides functions allowing to

- Write a data in a specified RTC Backup data register
- Read a data in a specified RTC Backup data register
- Set the Coarse calibration parameters.
- Deactivate the Coarse calibration parameters
- Set the Smooth calibration parameters.
- Configure the Synchronization Shift Control Settings.
- Configure the Calibration Pinout (RTC\_CALIB) Selection (1Hz or 512Hz).
- Deactivate the Calibration Pinout (RTC CALIB) Selection (1Hz or 512Hz).
- Enable the RTC reference clock detection.
- Disable the RTC reference clock detection.
- Enable the Bypass Shadow feature.
- Disable the Bypass Shadow feature.
- HAL\_RTCEx\_BKUPWrite()
- HAL\_RTCEx\_BKUPRead()
- HAL\_RTCEx\_SetCoarseCalib()
- HAL RTCEx DeactivateCoarseCalib()

- HAL\_RTCEx\_SetSmoothCalib()
- HAL RTCEx SetSynchroShift()
- HAL RTCEx SetCalibrationOutPut()
- HAL RTCEx DeactivateCalibrationOutPut()
- HAL\_RTCEx\_SetRefClock()
- HAL\_RTCEx\_DeactivateRefClock()
- HAL RTCEx EnableBypassShadow()
- HAL\_RTCEx\_DisableBypassShadow()

### 40.2.5 Extended features functions

This section provides functions allowing to:

- RTC Alram B callback
- RTC Poll for Alarm B request
- HAL\_RTCEx\_AlarmBEventCallback()
- HAL\_RTCEx\_PollForAlarmBEvent()

## 40.2.6 RTC TimeStamp and Tamper functions

### 40.2.6.1 HAL\_RTCEx\_SetTimeStamp

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetTimeStamp (
RTC\_HandleTypeDef \* hrtc, uint32\_t TimeStampEdge,

uint32\_t RTC\_TimeStampPin)

**Function Description** 

Parameters

Sets TimeStamp.

- **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- TimeStampEdge: Specifies the pin edge on which the TimeStamp is activated. This parameter can be one of the following values:
  - RTC\_TIMESTAMPEDGE\_RISING: the Time stamp event occurs on the rising edge of the related pin.
  - RTC\_TIMESTAMPEDGE\_FALLING: the Time stamp event occurs on the falling edge of the related pin.
- RTC\_TimeStampPin: specifies the RTC TimeStamp Pin.
   This parameter can be one of the following values:
  - RTC\_TIMESTAMPPIN\_PC13: PC13 is selected as RTC TimeStamp Pin.
  - RTC\_TIMESTAMPPIN\_PI8: PI8 is selected as RTC TimeStamp Pin.

Return values

HAL status

Notes

 This API must be called before enabling the TimeStamp feature.

# 40.2.6.2 HAL\_RTCEx\_SetTimeStamp\_IT

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetTimeStamp\_IT (

RTC\_HandleTypeDef \* hrtc, uint32\_t TimeStampEdge,

uint32 t RTC TimeStampPin)

Function Description Sets TimeStamp with Interrupt.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• **TimeStampEdge**: Specifies the pin edge on which the TimeStamp is activated. This parameter can be one of the

following values:

 RTC\_TIMESTAMPEDGE\_RISING: the Time stamp event occurs on the rising edge of the related pin.

 RTC\_TIMESTAMPEDGE\_FALLING: the Time stamp event occurs on the falling edge of the related pin.

RTC\_TimeStampPin: Specifies the RTC TimeStamp Pin.
 This parameter can be one of the following values:

 RTC\_TIMESTAMPPIN\_PC13: PC13 is selected as RTC TimeStamp Pin.

 RTC\_TIMESTAMPPIN\_PI8: PI8 is selected as RTC TimeStamp Pin.

Return values 

• HAL status

Notes • This API must be called before enabling the TimeStamp

feature.

## 40.2.6.3 HAL\_RTCEx\_DeactivateTimeStamp

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_DeactivateTimeStamp (

RTC\_HandleTypeDef \* hrtc)

Function Description Deactivates TimeStamp.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values 

• HAL status

Notes • None.

### 40.2.6.4 HAL RTCEx GetTimeStamp

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_GetTimeStamp (

RTC\_HandleTypeDef \* hrtc, RTC\_TimeTypeDef \*

sTimeStamp, RTC\_DateTypeDef \* sTimeStampDate, uint32\_t

Format)

Function Description Gets the RTC TimeStamp value.

• **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• sTimeStamp : Pointer to Time structure

• sTimeStampDate : Pointer to Date structure

• **Format**: specifies the format of the entered parameters. This parameter can be one of the following values: FORMAT\_BIN: Binary data format FORMAT\_BCD: BCD data format

Return values • HAL status

Notes 

None.

## 40.2.6.5 HAL RTCEx SetTamper

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetTamper (

RTC\_HandleTypeDef \* hrtc, RTC\_TamperTypeDef \* sTamper)

Function Description Sets Tamper.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• **sTamper**: Pointer to Tamper Structure.

Return values 

• HAL status

Notes 
• By calling this API we disable the tamper interrupt for all

tampers.

## 40.2.6.6 HAL\_RTCEx\_SetTamper\_IT

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetTamper\_IT (

RTC\_HandleTypeDef \* hrtc, RTC\_TamperTypeDef \* sTamper)

Function Description Sets Tamper with interrupt.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• **sTamper**: Pointer to RTC Tamper.

Return values • HAL status

Notes 

• By calling this API we force the tamper interrupt for all

tampers.

### 40.2.6.7 HAL RTCEx DeactivateTamper

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_DeactivateTamper (

RTC\_HandleTypeDef \* hrtc, uint32\_t Tamper)

Function Description De

**Parameters** 

Deactivates Tamper.

hrtc: pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• Tamper: Selected tamper pin. This parameter can be

RTC\_Tamper\_1 and/or RTC\_TAMPER\_2.

Return values • HAL status

Notes • None.

#### 40.2.6.8 HAL\_RTCEx\_TamperTimeStamplRQHandler

Function Name void HAL\_RTCEx\_TamperTimeStampIRQHandler (

RTC\_HandleTypeDef \* hrtc)

Function Description This function handles TimeStamp interrupt request.

Parameters • hrtc: pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes 

None.

## 40.2.6.9 HAL\_RTCEx\_TimeStampEventCallback

Function Name void HAL\_RTCEx\_TimeStampEventCallback (

RTC\_HandleTypeDef \* hrtc)

Function Description

TimeStamp callback.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values

None.

None.

## 40.2.6.10 HAL\_RTCEx\_Tamper1EventCallback

Function Name void HAL RTCEx Tamper1EventCallback (

RTC\_HandleTypeDef \* hrtc)

Function Description

Tamper 1 callback.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values

None.

Notes

None.

## 40.2.6.11 HAL\_RTCEx\_Tamper2EventCallback

Function Name void HAL\_RTCEx\_Tamper2EventCallback (

RTC\_HandleTypeDef \* hrtc)

Function Description Tamper 2 callback.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

**\7**/

## 40.2.6.12 HAL\_RTCEx\_PollForTimeStampEvent

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_PollForTimeStampEvent (

RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

**Function Description** 

This function handles TimeStamp polling request.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• Timeout : Timeout duration

Return values

HAL status

Notes

None.

# 40.2.6.13 HAL\_RTCEx\_PollForTamper1Event

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_PollForTamper1Event (

RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

**Function Description** 

This function handles Tamper1 Polling.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Timeout: Timeout duration

Return values 

• HAL status

Notes • None.

## 40.2.6.14 HAL RTCEx PollForTamper2Event

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_PollForTamper2Event (

RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

**Function Description** 

on

This function handles Tamper2 Polling.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Timeout: Timeout duration

622/865 DocID025834 Rev 1



Return values 

• HAL status

Notes • None.

# 40.2.7 RTC Wake-up functions

## 40.2.7.1 HAL\_RTCEx\_SetWakeUpTimer

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetWakeUpTimer (

RTC\_HandleTypeDef \* hrtc, uint32\_t WakeUpCounter,

uint32\_t WakeUpClock)

Function Description Sets wake up timer.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

WakeUpCounter: Wake up counterWakeUpClock: Wake up clock

Return values • HAL status

Notes • None.

## 40.2.7.2 HAL\_RTCEx\_SetWakeUpTimer\_IT

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetWakeUpTimer\_IT (

RTC\_HandleTypeDef \* hrtc, uint32\_t WakeUpCounter,

uint32\_t WakeUpClock)

Function Description Sets wake up timer with interrupt.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

WakeUpCounter: Wake up counter

• WakeUpClock : Wake up clock

Return values • HAL status

Notes • None.

## 40.2.7.3 HAL\_RTCEx\_DeactivateWakeUpTimer

Function Name uint32\_t HAL\_RTCEx\_DeactivateWakeUpTimer (

RTC\_HandleTypeDef \* hrtc)

Function Description Deactivates wake up timer counter.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • HAL status

Notes • None.

## 40.2.7.4 HAL\_RTCEx\_GetWakeUpTimer

Function Name uint32\_t HAL\_RTCEx\_GetWakeUpTimer (

RTC\_HandleTypeDef \* hrtc)

Function Description Gets wake up timer counter.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • Counter value

Notes 

None.

## 40.2.7.5 HAL\_RTCEx\_WakeUpTimerIRQHandler

Function Name void HAL\_RTCEx\_WakeUpTimerIRQHandler (

RTC\_HandleTypeDef \* hrtc)

Function Description This function handles Wake Up Timer interrupt request.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

## 40.2.7.6 HAL\_RTCEx\_WakeUpTimerEventCallback

Function Name void HAL\_RTCEx\_WakeUpTimerEventCallback (

RTC\_HandleTypeDef \* hrtc)

**Function Description** 

Wake Up Timer callback.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values

None.

Notes

None.

## 40.2.7.7 HAL\_RTCEx\_PollForWakeUpTimerEvent

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_PollForWakeUpTimerEvent

( RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

**Function Description** 

This function handles Wake Up Timer Polling.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• Timeout : Timeout duration

Return values

HAL status

Notes

None.

## 40.2.8 Extension Peripheral Control functions

#### 40.2.8.1 HAL RTCEx BKUPWrite

Function Name void HAL\_RTCEx\_BKUPWrite ( RTC\_HandleTypeDef \* hrtc,

uint32\_t BackupRegister, uint32\_t Data)

**Function Description** 

Writes a data in a specified RTC Backup data register.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• BackupRegister: RTC Backup data Register number. This

57

DocID025834 Rev 1

625/865

parameter can be: RTC\_BKP\_DRx where x can be from 0 to 19 to specify the register.

 Data: Data to be written in the specified RTC Backup data register.

Return values

None.

Notes

None.

### 40.2.8.2 HAL RTCEx BKUPRead

Function Name uint32\_t HAL\_RTCEx\_BKUPRead ( RTC\_HandleTypeDef \*

hrtc, uint32\_t BackupRegister)

**Function Description** 

Reads data from the specified RTC Backup data Register.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

 BackupRegister: RTC Backup data Register number. This parameter can be: RTC\_BKP\_DRx where x can be from 0 to

19 to specify the register.

Return values

Read value

Notes

None.

## 40.2.8.3 HAL RTCEx SetCoarseCalib

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetCoarseCalib (
RTC\_HandleTypeDef \* hrtc, uint32\_t CalibSign, uint32\_t

Value)

**Function Description** 

Sets the Coarse calibration parameters.

Parameters

• **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

CalibSign: Specifies the sign of the coarse calibration value.

This parameter can be one of the following values :

RTC\_CALIBSIGN\_POSITIVE: The value sign is positive

RTC\_CALIBSIGN\_NEGATIVE: The value sign is negative

 Value: value of coarse calibration expressed in ppm (coded on 5 bits).

DocID025834 Rev 1



Return values

Notes

HAL status

- This Calibration value should be between 0 and 63 when using negative sign with a 2-ppm step.
- This Calibration value should be between 0 and 126 when using positive sign with a 4-ppm step.

## 40.2.8.4 HAL\_RTCEx\_DeactivateCoarseCalib

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_DeactivateCoarseCalib (

RTC\_HandleTypeDef \* hrtc)

Function Description

Deactivates the Coarse calibration parameters.

**Parameters** 

 hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

Return values

HAL status

Notes

None.

#### 40.2.8.5 HAL RTCEx SetSmoothCalib

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetSmoothCalib (

RTC\_HandleTypeDef \* hrtc, uint32\_t SmoothCalibPeriod, uint32\_t SmoothCalibPlusPulses, uint32\_t

SmouthCalibMinusPulsesValue)

**Function Description** 

Sets the Smooth calibration parameters.

**Parameters** 

- hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- **SmoothCalibPeriod**: Select the Smooth Calibration Period. This parameter can be can be one of the following values:
  - RTC\_SMOOTHCALIB\_PERIOD\_32SEC: The smooth calibration periode is 32s.
  - RTC\_SMOOTHCALIB\_PERIOD\_16SEC: The smooth calibration periode is 16s.
  - RTC\_SMOOTHCALIB\_PERIOD\_8SEC: The smooth calibartion periode is 8s.
- **SmoothCalibPlusPulses**: Select to Set or reset the CALP bit. This parameter can be one of the following values:
  - RTC\_SMOOTHCALIB\_PLUSPULSES\_SET: Add one RTCCLK puls every 2\*11 pulses.

- RTC\_SMOOTHCALIB\_PLUSPULSES\_RESET: No RTCCLK pulses are added.
- SmouthCalibMinusPulsesValue: Select the value of CALM[8:0] bits. This parameter can be one any value from 0 to 0x000001FF.

Return values

HAL status

Notes

 To deactivate the smooth calibration, the field SmoothCalibPlusPulses must be equal to SMOOTHCALIB\_PLUSPULSES\_RESET and the field SmouthCalibMinusPulsesValue must be equal to 0.

## 40.2.8.6 HAL\_RTCEx\_SetSynchroShift

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetSynchroShift (

RTC\_HandleTypeDef \* hrtc, uint32\_t ShiftAdd1S, uint32\_t

ShiftSubFS)

**Function Description** 

Configures the Synchronization Shift Control Settings.

Parameters

- hrtc: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.
- **ShiftAdd1S:** Select to add or not 1 second to the time calendar. This parameter can be one of the following values:
  - RTC\_SHIFTADD1S\_SET: Add one second to the clock calendar.
  - RTC\_SHIFTADD1S\_RESET: No effect.
- ShiftSubFS: Select the number of Second Fractions to substitute. This parameter can be one any value from 0 to 0x7FFF.

Return values

HAL status

Notes

 When REFCKON is set, firmware must not write to Shift control register.

## 40.2.8.7 HAL\_RTCEx\_SetCalibrationOutPut

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetCalibrationOutPut (

RTC\_HandleTypeDef \* hrtc, uint32\_t CalibOutput)

Function Description Configures the Calibration Pinout (RTC CALIB) Selection (1Hz or

512Hz).

628/865 DocID025834 Rev 1



• **hrtc**: pointer to a RTC\_HandleTypeDef structure that contains the configuration information for RTC.

• **CalibOutput :** Select the Calibration output Selection . This parameter can be one of the following values:

RTC\_CALIBOUTPUT\_512HZ: A signal has a regular waveform at 512Hz.

RTC\_CALIBOUTPUT\_1HZ: A signal has a regular waveform at 1Hz.

Return values 

• HAL status

Notes • None.

## 40.2.8.8 HAL\_RTCEx\_DeactivateCalibrationOutPut

Function Name HAL\_StatusTypeDef

HAL\_RTCEx\_DeactivateCalibrationOutPut (

RTC\_HandleTypeDef \* hrtc)

Function Description Deactivates the Calibration Pinout (RTC\_CALIB) Selection (1Hz

or 512Hz).

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • HAL status

Notes • None.

## 40.2.8.9 HAL\_RTCEx\_SetRefClock

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_SetRefClock (

RTC\_HandleTypeDef \* hrtc)

Function Description Enables the RTC reference clock detection.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values 

• HAL status

Notes • None.

## 40.2.8.10 HAL\_RTCEx\_DeactivateRefClock

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_DeactivateRefClock (

RTC\_HandleTypeDef \* hrtc)

Function Description Disable the RTC reference clock detection.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • HAL status

Notes 

None.

## 40.2.8.11 HAL\_RTCEx\_EnableBypassShadow

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_EnableBypassShadow (

RTC\_HandleTypeDef \* hrtc)

Function Description Enables the Bypass Shadow feature.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values 

• HAL status

Notes 

• When the Bypass Shadow is enabled the calendar value are

taken directly from the Calendar counter.

## 40.2.8.12 HAL\_RTCEx\_DisableBypassShadow

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_DisableBypassShadow (

RTC\_HandleTypeDef \* hrtc)

Function Description Disables the Bypass Shadow feature.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values 
• HAL status

Notes 

• When the Bypass Shadow is enabled the calendar value are

630/865 DocID025834 Rev 1



taken directly from the Calendar counter.

## 40.2.9 Extended features functions

# 40.2.9.1 HAL\_RTCEx\_AlarmBEventCallback

Function Name void HAL\_RTCEx\_AlarmBEventCallback (

RTC\_HandleTypeDef \* hrtc)

Function Description Alarm B callback.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

Return values • None.

Notes • None.

# 40.2.9.2 HAL\_RTCEx\_PollForAlarmBEvent

Function Name HAL\_StatusTypeDef HAL\_RTCEx\_PollForAlarmBEvent (

RTC\_HandleTypeDef \* hrtc, uint32\_t Timeout)

Function Description This function handles AlarmB Polling request.

Parameters • hrtc : pointer to a RTC\_HandleTypeDef structure that

contains the configuration information for RTC.

• Timeout : Timeout duration

Return values • HAL status

Notes 

None.

## 40.3 RTCEx Firmware driver defines

### 40.3.1 RTCEx

**RTCEx** 

RTCEx\_Add\_1\_Second\_Parameter\_Definitions



- #define: RTC\_SHIFTADD1S\_RESET ((uint32\_t)0x00000000)
- #define: RTC\_SHIFTADD1S\_SET ((uint32\_t)0x80000000)

## RTCEx\_Backup\_Registers\_Definitions

- #define: RTC\_BKP\_DR0 ((uint32\_t)0x00000000)
- #define: *RTC\_BKP\_DR1* ((uint32\_t)0x00000001)
- #define: RTC\_BKP\_DR2 ((uint32\_t)0x00000002)
- #define: RTC\_BKP\_DR3 ((uint32\_t)0x00000003)
- #define: RTC\_BKP\_DR4 ((uint32\_t)0x00000004)
- #define: *RTC\_BKP\_DR5* ((uint32\_t)0x00000005)
- #define: *RTC\_BKP\_DR6* ((uint32\_t)0x00000006)
- #define: RTC\_BKP\_DR7 ((uint32\_t)0x00000007)
- #define: *RTC\_BKP\_DR8 ((uint32\_t)0x00000008)*
- #define: *RTC\_BKP\_DR9* ((uint32\_t)0x00000009)

- #define: RTC\_BKP\_DR10 ((uint32\_t)0x0000000A)
- #define: RTC\_BKP\_DR11 ((uint32\_t)0x0000000B)
- #define: RTC\_BKP\_DR12 ((uint32\_t)0x0000000C)
- #define: RTC\_BKP\_DR13 ((uint32\_t)0x0000000D)
- #define: RTC\_BKP\_DR14 ((uint32\_t)0x0000000E)
- #define: RTC\_BKP\_DR15 ((uint32\_t)0x0000000F)
- #define: RTC\_BKP\_DR16 ((uint32\_t)0x00000010)
- #define: *RTC\_BKP\_DR17 ((uint32\_t)0x00000011)*
- #define: *RTC\_BKP\_DR18 ((uint32\_t)0x00000012)*
- #define: RTC\_BKP\_DR19 ((uint32\_t)0x00000013)

## RTCEx\_Calib\_Output\_selection\_Definitions

- #define: *RTC\_CALIBOUTPUT\_512HZ ((uint32\_t)0x00000000)*
- #define: RTC\_CALIBOUTPUT\_1HZ ((uint32\_t)0x00080000)

### RTCEx\_Digital\_Calibration\_Definitions

- #define: RTC\_CALIBSIGN\_POSITIVE ((uint32\_t)0x00000000)
- #define: RTC\_CALIBSIGN\_NEGATIVE ((uint32\_t)0x00000080)

### RTCEx\_Smooth\_calib\_period\_Definitions

- #define: RTC\_SMOOTHCALIB\_PERIOD\_32SEC ((uint32\_t)0x00000000)

  If RTCCLK = 32768 Hz, Smooth calibation period is 32s, else 2exp20 RTCCLK seconds
- #define: RTC\_SMOOTHCALIB\_PERIOD\_16SEC ((uint32\_t)0x00002000)
   If RTCCLK = 32768 Hz, Smooth calibation period is 16s, else 2exp19 RTCCLK seconds
- #define: RTC\_SMOOTHCALIB\_PERIOD\_8SEC ((uint32\_t)0x00004000)
   If RTCCLK = 32768 Hz, Smooth calibation period is 8s, else 2exp18 RTCCLK seconds

#### RTCEx\_Smooth\_calib\_Plus\_pulses\_Definitions

- #define: RTC\_SMOOTHCALIB\_PLUSPULSES\_SET ((uint32\_t)0x00008000)

  The number of RTCCLK pulses added during a X -second window = Y CALM[8:0] with Y = 512, 256, 128 when X = 32, 16, 8
- #define: RTC\_SMOOTHCALIB\_PLUSPULSES\_RESET ((uint32\_t)0x00000000)

  The number of RTCCLK pulses subbstited during a 32-second window = CALM[8:0]

## RTCEx\_Tamper\_Filter\_Definitions

- #define: RTC\_TAMPERFILTER\_DISABLE ((uint32\_t)0x00000000)
   Tamper filter is disabled
- #define: RTC\_TAMPERFILTER\_2SAMPLE ((uint32\_t)0x00000800)
   Tamper is activated after 2 consecutive samples at the active level
- #define: RTC\_TAMPERFILTER\_4SAMPLE ((uint32\_t)0x00001000)
   Tamper is activated after 4 consecutive samples at the active level

634/865 DocID025834 Rev 1

#define: RTC\_TAMPERFILTER\_8SAMPLE ((uint32\_t)0x00001800)

Tamper is activated after 8 consecutive samples at the active leve.

### RTCEx\_Tamper\_Pins\_Definitions

- #define: RTC\_TAMPER\_1 RTC\_TAFCR\_TAMP1E
- #define: RTC\_TAMPER\_2 RTC\_TAFCR\_TAMP2E

#### RTCEx Tamper Pins Selection

- #define: RTC\_TAMPERPIN\_PC13 ((uint32\_t)0x00000000)
- #define: RTC\_TAMPERPIN\_PI8 ((uint32\_t)0x00010000)

#### RTCEx\_Tamper\_Pin\_Precharge\_Duration\_Definitions

 #define: RTC\_TAMPERPRECHARGEDURATION\_1RTCCLK ((uint32\_t)0x00000000)

Tamper pins are pre-charged before sampling during 1 RTCCLK cycle

 #define: RTC\_TAMPERPRECHARGEDURATION\_2RTCCLK ((uint32\_t)0x00002000)

Tamper pins are pre-charged before sampling during 2 RTCCLK cycles

• #define: RTC\_TAMPERPRECHARGEDURATION\_4RTCCLK ((uint32\_t)0x00004000)

Tamper pins are pre-charged before sampling during 4 RTCCLK cycles

 #define: RTC\_TAMPERPRECHARGEDURATION\_8RTCCLK ((uint32\_t)0x00006000)

Tamper pins are pre-charged before sampling during 8 RTCCLK cycles

#### RTCEx\_Tamper\_Pull\_UP\_Definitions

• #define: RTC\_TAMPER\_PULLUP\_ENABLE ((uint32\_t)0x00000000)

TimeStamp on Tamper Detection event saved

 #define: RTC\_TAMPER\_PULLUP\_DISABLE ((uint32 t)RTC TAFCR TAMPPUDIS)

TimeStamp on Tamper Detection event is not saved

#### RTCEx\_Tamper\_Sampling\_Frequencies\_Definitions

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV32768 ((uint32\_t)0x00000000)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 32768

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV16384 ((uint32\_t)0x00000100)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 16384

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV8192 ((uint32\_t)0x00000200)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 8192

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV4096 ((uint32\_t)0x00000300)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 4096

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV2048 ((uint32\_t)0x00000400)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 2048

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV1024 ((uint32\_t)0x00000500)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 1024

• #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV512 ((uint32\_t)0x00000600)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 512

 #define: RTC\_TAMPERSAMPLINGFREQ\_RTCCLK\_DIV256 ((uint32\_t)0x00000700)

Each of the tamper inputs are sampled with a frequency = RTCCLK / 256

## RTCEx\_Tamper\_TimeStampOnTamperDetection\_Definitions

 #define: RTC\_TIMESTAMPONTAMPERDETECTION\_ENABLE ((uint32\_t)RTC\_TAFCR\_TAMPTS) TimeStamp on Tamper Detection event saved

 #define: RTC\_TIMESTAMPONTAMPERDETECTION\_DISABLE ((uint32\_t)0x00000000)

TimeStamp on Tamper Detection event is not saved

## RTCEx\_Tamper\_Trigger\_Definitions

- #define: RTC\_TAMPERTRIGGER\_RISINGEDGE ((uint32\_t)0x00000000)
- #define: RTC\_TAMPERTRIGGER\_FALLINGEDGE ((uint32\_t)0x00000002)
- #define: RTC\_TAMPERTRIGGER\_LOWLEVEL RTC\_TAMPERTRIGGER\_RISINGEDGE
- #define: RTC\_TAMPERTRIGGER\_HIGHLEVEL RTC\_TAMPERTRIGGER\_FALLINGEDGE

### RTCEx\_TimeStamp\_Pin\_Selection

- #define: *RTC\_TIMESTAMPPIN\_PC13 ((uint32\_t)0x00000000)*
- #define: RTC\_TIMESTAMPPIN\_PI8 ((uint32\_t)0x00020000)

### RTCEx\_Time\_Stamp\_Edges\_definitions

- #define: RTC\_TIMESTAMPEDGE\_RISING ((uint32\_t)0x00000000)
- #define: RTC\_TIMESTAMPEDGE\_FALLING ((uint32\_t)0x00000008)

### RTCEx Wakeup Timer Definitions

#define: RTC\_WAKEUPCLOCK\_RTCCLK\_DIV16 ((uint32\_t)0x00000000)

- #define: RTC\_WAKEUPCLOCK\_RTCCLK\_DIV8 ((uint32\_t)0x00000001)
- #define: RTC\_WAKEUPCLOCK\_RTCCLK\_DIV4 ((uint32\_t)0x00000002)
- #define: RTC\_WAKEUPCLOCK\_RTCCLK\_DIV2 ((uint32\_t)0x00000003)
- #define: RTC\_WAKEUPCLOCK\_CK\_SPRE\_16BITS ((uint32\_t)0x00000004)
- #define: RTC\_WAKEUPCLOCK\_CK\_SPRE\_17BITS ((uint32\_t)0x00000006)

UM1725 HAL SAI Generic Driver

# 41 HAL SAI Generic Driver

# 41.1 SAI Firmware driver registers structures

## 41.1.1 SAI\_HandleTypeDef

**SAI\_HandleTypeDef** is defined in the stm32f4xx\_hal\_sai.h **Data Fields** 

- SAI\_Block\_TypeDef \* Instance
- SAI\_InitTypeDef Init
- SAI\_FrameInitTypeDef FrameInit
- SAI\_SlotInitTypeDef SlotInit
- uint16\_t \* pTxBuffPtr
- uint16 t TxXferSize
- uint16 t TxXferCount
- uint16\_t \* pRxBuffPtr
- uint16 t RxXferSize
- uint16\_t RxXferCount
- DMA\_HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_SAI\_StateTypeDef State
- \_\_IO uint32\_t ErrorCode

- SAI Block TypeDef\* SAI HandleTypeDef::Instance
  - SAI Blockx registers base address
- SAI\_InitTypeDef SAI\_HandleTypeDef::Init
  - SAI communication parameters
- SAI FrameInitTypeDef SAI HandleTypeDef::FrameInit
  - SAI Frame configuration parameters
- SAI\_SlotInitTypeDef SAI\_HandleTypeDef::SlotInit
  - SAI Slot configuration parameters
- uint16 t\* SAI HandleTypeDef::pTxBuffPtr
  - Pointer to SAI Tx transfer Buffer
- uint16\_t SAI\_HandleTypeDef::TxXferSize
  - SAI Tx transfer size
- uint16\_t SAI\_HandleTypeDef::TxXferCount
  - SAI Tx transfer counter
- uint16 t\* SAI HandleTypeDef::pRxBuffPtr
  - Pointer to SAI Rx transfer buffer
- uint16\_t SAI\_HandleTypeDef::RxXferSize
  - SAI Rx transfer size
- uint16\_t SAI\_HandleTypeDef::RxXferCount
  - SAI Rx transfer counter
- DMA\_HandleTypeDef\* SAI\_HandleTypeDef::hdmatx

HAL SAI Generic Driver UM1725

- SAI Tx DMA handle parameters
- DMA HandleTypeDef\* SAI HandleTypeDef::hdmarx
  - SAI Rx DMA handle parameters
- HAL\_LockTypeDef SAI\_HandleTypeDef::Lock
  - SAI locking object
- \_\_IO HAL\_SAI\_StateTypeDef SAI\_HandleTypeDef::State
  - SAI communication state
- \_\_IO uint32\_t SAI\_HandleTypeDef::ErrorCode
  - SAI Error code

## 41.1.2 SAI\_InitTypeDef

SAI\_InitTypeDef is defined in the stm32f4xx\_hal\_sai.h

#### **Data Fields**

- uint32 t Protocol
- uint32 t AudioMode
- uint32 t DataSize
- uint32\_t FirstBit
- uint32 t ClockStrobing
- uint32\_t Synchro
- uint32\_t OutputDrive
- uint32 t NoDivider
- uint32 t FIFOThreshold
- uint32 t ClockSource
- uint32\_t AudioFrequency

- uint32\_t SAI\_InitTypeDef::Protocol
  - Specifies the SAI Block protocol. This parameter can be a value of SAI Block Protocol
- uint32\_t SAI\_InitTypeDef::AudioMode
  - Specifies the SAI Block audio Mode. This parameter can be a value of SAI Block Mode
- uint32\_t SAI\_InitTypeDef::DataSize
  - Specifies the SAI Block data size. This parameter can be a value of SAI\_Block\_Data\_Size
- uint32\_t SAI\_InitTypeDef::FirstBit
  - Specifies whether data transfers start from MSB or LSB bit. This parameter can be a value of SAI\_Block\_MSB\_LSB\_transmission
- uint32 t SAI InitTypeDef::ClockStrobing
  - Specifies the SAI Block clock strobing edge sensitivity. This parameter can be a value of SAI\_Block\_Clock\_Strobing
- uint32 t SAI InitTypeDef::Synchro
  - Specifies SAI Block synchronization This parameter can be a value of SAI\_Block\_Synchronization
- uint32\_t SAI\_InitTypeDef::OutputDrive

UM1725 HAL SAI Generic Driver

- Specifies when SAI Block outputs are driven. This parameter can be a value of SAI Block Output Drive
- uint32\_t SAI\_InitTypeDef::NoDivider
  - Specifies whether master clock will be divided or not. This parameter can be a value of SAI\_Block\_NoDivider
- uint32 t SAI InitTypeDef::FIFOThreshold
  - Specifies SAI Block FIFO threshold. This parameter can be a value of SAI\_Block\_Fifo\_Threshold
- uint32 t SAI InitTypeDef::ClockSource
  - Specifies the SAI Block x Clock source. This parameter can be a value of SAI\_Clock\_Source
- uint32\_t SAI\_InitTypeDef::AudioFrequency
  - Specifies the audio frequency sampling. This parameter can be a value of SAI\_Audio\_Frequency

# 41.1.3 SAI\_FrameInitTypeDef

**SAI\_FrameInitTypeDef** is defined in the stm32f4xx\_hal\_sai.h

#### Data Fields

- uint32 t FrameLength
- uint32 t ActiveFrameLength
- uint32 t FSDefinition
- uint32 t FSPolarity
- uint32\_t FSOffset

- uint32 t SAI FrameInitTypeDef::FrameLength
  - Specifies the Frame length, the number of SCK clocks for each audio frame. This parameter must be a number between Min\_Data = 8 and Max\_Data = 256. : If master clock MCLK\_x pin is declared as an output, the frame length should be aligned to a number equal to power of 2 in order to keep in an audio frame, an integer number of MCLK pulses by bit Clock.
- uint32\_t SAI\_FrameInitTypeDef::ActiveFrameLength
  - Specifies the Frame synchronization active level length. This Parameter specifies the length in number of bit clock (SCK + 1) of the active level of FS signal in audio frame. This parameter must be a number between Min\_Data = 1 and Max Data = 128
- uint32\_t SAI\_FrameInitTypeDef::FSDefinition
  - Specifies the Frame synchronization definition. This parameter can be a value of SAI\_Block\_FS\_Definition
- uint32 t SAI FrameInitTypeDef::FSPolarity
  - Specifies the Frame synchronization Polarity. This parameter can be a value of SAI\_Block\_FS\_Polarity
- uint32\_t SAI\_FrameInitTypeDef::FSOffset
  - Specifies the Frame synchronization Offset. This parameter can be a value of SAI\_Block\_FS\_Offset

HAL SAI Generic Driver UM1725

# 41.1.4 SAI\_SlotInitTypeDef

SAI\_SlotInitTypeDef is defined in the stm32f4xx\_hal\_sai.h

#### **Data Fields**

- uint32 t FirstBitOffset
- uint32 t SlotSize
- uint32\_t SlotNumber
- uint32 t SlotActive

#### **Field Documentation**

- uint32\_t SAI\_SlotInitTypeDef::FirstBitOffset
  - Specifies the position of first data transfer bit in the slot. This parameter must be a number between Min\_Data = 0 and Max\_Data = 24
- uint32\_t SAI\_SlotInitTypeDef::SlotSize
  - Specifies the Slot Size. This parameter can be a value of SAI\_Block\_Slot\_Size
- uint32\_t SAI\_SlotInitTypeDef::SlotNumber
  - Specifies the number of slot in the audio frame. This parameter must be a number between Min\_Data = 1 and Max\_Data = 16
- uint32\_t SAI\_SlotInitTypeDef::SlotActive
  - Specifies the slots in audio frame that will be activated. This parameter can be a value of SAI\_Block\_Slot\_Active

# 41.1.5 SAI\_Block\_TypeDef

SAI\_Block\_TypeDef is defined in the stm32f439xx.h

### **Data Fields**

- \_\_IO uint32\_t CR1
- \_\_IO uint32\_t CR2
- \_\_IO uint32\_t FRCR
- IO uint32 t SLOTR
- IO uint32 t IMR
- \_\_IO uint32\_ t SR
- \_\_IO uint32\_t CLRFR
- IO uint32 t DR

- \_\_IO uint32\_t SAI\_Block\_TypeDef::CR1
  - SAI block x configuration register 1, Address offset: 0x04
- \_\_IO uint32\_t SAI\_Block\_TypeDef::CR2
  - SAI block x configuration register 2, Address offset: 0x08
- \_\_IO uint32\_t SAI\_Block\_TypeDef::FRCR
  - SAI block x frame configuration register, Address offset: 0x0C

UM1725 HAL SAI Generic Driver

- \_\_IO uint32\_t SAI\_Block\_TypeDef::SLOTR
  - SAI block x slot register, Address offset: 0x10
- \_\_IO uint32\_t SAI\_Block\_TypeDef::IMR
  - SAI block x interrupt mask register, Address offset: 0x14
- \_\_IO uint32\_t SAI\_Block\_TypeDef::SR
  - SAI block x status register, Address offset: 0x18
- \_\_IO uint32\_t SAI\_Block\_TypeDef::CLRFR
  - SAI block x clear flag register, Address offset: 0x1C
- \_\_IO uint32\_t SAI\_Block\_TypeDef::DR
  - SAI block x data register, Address offset: 0x20

## 41.1.6 SAI\_TypeDef

**SAI** TypeDef is defined in the stm32f439xx.h

**Data Fields** 

• IO uint32 t GCR

#### **Field Documentation**

- \_\_IO uint32\_t SAI\_TypeDef::GCR
  - SAI global configuration register, Address offset: 0x00

# 41.2 SAI Firmware driver API description

The following section lists the various functions of the SAI library.

#### 41.2.1 How to use this driver

The SAI HAL driver can be used as follows:

- 1. Declare a SAI\_HandleTypeDef handle structure.
- 2. Initialize the SAI low level resources by implementing the HAL SAI MspInit() API:
  - a. Enable the SAI interface clock.
  - b. SAI pins configuration:
    - Enable the clock for the SAI GPIOs.
    - Configure these SAI pins as alternate function pull-up.
  - NVIC configuration if you need to use interrupt process (HAL\_SAI\_Transmit\_IT() and HAL\_SAI\_Receive\_IT() APIs):
    - Configure the SAI interrupt priority.
    - Enable the NVIC SAI IRQ handle.
  - d. DMA Configuration if you need to use DMA process (HAL\_SAI\_Transmit\_DMA() and HAL\_SAI\_Receive\_DMA() APIs):
    - Declare a DMA handle structure for the Tx/Rx stream.
    - Enable the DMAx interface clock.
    - Configure the declared DMA handle structure with the required Tx/Rx parameters.

HAL SAI Generic Driver UM1725

- Configure the DMA Tx/Rx Stream.
- Associate the initialized DMA handle to the SAI DMA Tx/Rx handle.
- Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.

3. Program the SAI Mode, Standard, Data Format, MCLK Output, Audio frequency and Polarity using HAL\_SAI\_Init() function. The specific SAI interrupts (FIFO request and Overrun underrun interrupt) will be managed using the macros \_\_SAI\_ENABLE\_IT() and \_\_SAI\_DISABLE\_IT() inside the transmit and receive process.



Make sure that either:

- I2S PLL is configured or
- SAI PLL is configured or
- External clock source is configured after setting correctly the define constant EXTERNAL CLOCK VALUE in the stm32f4xx hal conf.h file.



In master Tx mode: enabling the audio block immediately generates the bit clock for the external slaves even if there is no data in the FIFO, However FS signal generation is conditioned by the presence of data in the FIFO.



In master Rx mode: enabling the audio block immediately generates the bit clock and FS signal for the external slaves.



It is mandatory to respect the following conditions in order to avoid bad SAI behavior:

- First bit Offset <= (SLOT size Data size)</li>
- Data size <= SLOT size
- Number of SLOT x SLOT size = Frame length
- The number of slots should be even when SAI\_FS\_CHANNEL\_IDENTIFICATION is selected.

Three operation modes are available within this driver:

## Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_SAI\_Transmit()
- Receive an amount of data in blocking mode using HAL\_SAI\_Receive()

### Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL\_SAI\_Transmit\_IT()
- At transmission end of transfer HAL\_SAI\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SAI\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL\_SAI\_Receive\_IT()
- At reception end of transfer HAL\_SAI\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SAI\_RxCpltCallback

UM1725 HAL SAI Generic Driver

 In case of transfer Error, HAL\_SAI\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_SAI\_ErrorCallback

### **DMA** mode IO operation

- Send an amount of data in non blocking mode (DMA) using HAL\_SAI\_Transmit\_DMA()
- At transmission end of transfer HAL\_SAI\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SAI\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL SAI Receive DMA()
- At reception end of transfer HAL\_SAI\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SAI\_RxCpltCallback
- In case of transfer Error, HAL\_SAI\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_SAI\_ErrorCallback
- Pause the DMA Transfer using HAL\_SAI\_DMAPause()
- Resume the DMA Transfer using HAL\_SAI\_DMAResume()
- Stop the DMA Transfer using HAL\_SAI\_DMAStop()

#### SAI HAL driver macros list

Below the list of most used macros in USART HAL driver:

- \_\_HAL\_SAI\_ENABLE: Enable the SAI peripheral
- \_\_HAL\_SAI\_DISABLE: Disable the SAI peripheral
- \_\_HAL\_SAI\_ENABLE\_IT : Enable the specified SAI interrupts
- \_\_HAL\_SAI\_DISABLE\_IT : Disable the specified SAI interrupts
- \_\_HAL\_SAI\_GET\_IT\_SOURCE: Check if the specified SAI interrupt source is enabled or disabled
- \_\_HAL\_SAI\_GET\_FLAG: Check whether the specified SAI flag is set or not

## 41.2.2 Initialization and de-initialization functions

This subsection provides a set of functions allowing to initialize and de-initialize the SAIx peripheral:

- User must implement HAL\_SAI\_MspInit() function in which he configures all related peripherals resources (CLOCK, GPIO, DMA, IT and NVIC).
- Call the function HAL\_SAI\_Init() to configure the selected device with the selected configuration:
  - Mode (Master/slave TX/RX)
  - Protocol
  - Data Size
  - MCLK Output
  - Audio frequency
  - FIFO Threshold
  - Frame Config
  - Slot Config
- Call the function HAL\_SAI\_DeInit() to restore the default configuration of the selected SAI peripheral.
- HAL SAI Init()
- HAL\_SAI\_Delnit()
- HAL\_SAI\_MspInit()

HAL SAI Generic Driver UM1725

HAL\_SAI\_MspDeInit()

## 41.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the SAI data transfers.

- There are two modes of transfer:
  - Blocking mode: The communication is performed in the polling mode. The status of all data processing is returned by the same function after finishing transfer.
  - No-Blocking mode: The communication is performed using Interrupts or DMA.
     These functions return the status of the transfer startup. The end of the data processing will be indicated through the dedicated SAI IRQ when using Interrupt mode or the DMA IRQ when using DMA mode.
- Blocking mode functions are:
  - HAL\_SAI\_Transmit()
  - HAL\_SAI\_Receive()
  - HAL SAI TransmitReceive()
- Non Blocking mode functions with Interrupt are :
  - HAL\_SAI\_Transmit\_IT()
  - HAL SAI Receive IT()
  - HAL\_SAI\_TransmitReceive\_IT()
- Non Blocking mode functions with DMA are :
  - HAL\_SAI\_Transmit\_DMA()
  - HAL\_SAI\_Receive\_DMA()
  - HAL\_SAI\_TransmitReceive\_DMA()
- A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_SAI\_TxCpltCallback()
  - HAL\_SAI\_RxCpltCallback()
  - HAL\_SAI\_ErrorCallback()
- HAL\_SAI\_Transmit()
- HAL\_SAI\_Receive()
- HAL SAI Transmit IT()
- HAL\_SAI\_Receive\_IT()
- HAL\_SAI\_DMAPause()
- HAL SAI DMAResume()
- HAL\_SAI\_DMAStop()
- HAL\_SAI\_Transmit\_DMA()
- HAL\_SAI\_Receive\_DMA()
- HAL\_SAI\_IRQHandler()
- HAL\_SAI\_TxCpltCallback()
- HAL\_SAI\_TxHalfCpltCallback()
- HAL\_SAI\_RxCpltCallback()
- HAL\_SAI\_RxHalfCpltCallback()
- HAL SAI ErrorCallback()

## 41.2.4 Peripheral State and Errors functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- HAL\_SAI\_GetState()
- HAL\_SAI\_GetError()

UM1725 HAL SAI Generic Driver

### 41.2.5 Initialization and de-initialization functions

## 41.2.5.1 HAL\_SAI\_Init

Function Name HAL\_StatusTypeDef HAL\_SAI\_Init ( SAI\_HandleTypeDef \*

hsai)

Function Description Initializes the SAI according to the specified parameters in the

SAI\_InitTypeDef and create the associated handle.

Parameters • hsai: pointer to a SAI\_HandleTypeDef structure that

contains the configuration information for SAI module.

Return values • HAL status

Notes • None.

# 41.2.5.2 HAL\_SAI\_Delnit

Function Name HAL\_StatusTypeDef HAL\_SAI\_DeInit ( SAI\_HandleTypeDef \*

hsai)

Function Description

Delnitializes the SAI peripheral.

**Parameters** 

• **hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

Return values

HAL status

Notes

• None.

## 41.2.5.3 HAL SAI MspInit

Function Name void HAL\_SAI\_MspInit ( SAI\_HandleTypeDef \* hsai)

**Function Description** 

SAI MSP Init.

**Parameters** 

• **hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

Return values

None.

Notes

None.

HAL SAI Generic Driver UM1725

## 41.2.5.4 HAL\_SAI\_MspDeInit

Function Name void HAL\_SAI\_MspDeInit ( SAI\_HandleTypeDef \* hsai)

**Function Description** 

SAI MSP Delnit.

**Parameters** 

 hsai: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

Return values

None.

Notes

None.

## 41.2.6 IO operation functions

### 41.2.6.1 HAL\_SAI\_Transmit

Function Name HAL\_StatusTypeDef HAL\_SAI\_Transmit ( SAI\_HandleTypeDef

\* hsai, uint16\_t \* pData, uint16\_t Size, uint32\_t Timeout)

**Function Description** 

Transmits an amount of data in blocking mode.

**Parameters** 

• **hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

pData : Pointer to data buffer
 Size : Amount of data to be sent
 Timeout : Timeout duration

Return values

HAL status

**Notes** 

None.

## 41.2.6.2 HAL\_SAI\_Receive

Function Name HAL\_StatusTypeDef HAL\_SAI\_Receive ( SAI\_HandleTypeDef \*

hsai, uint16\_t \* pData, uint16\_t Size, uint32\_t Timeout)

UM1725 HAL SAI Generic Driver

**Function Description** 

Receives an amount of data in blocking mode.

**Parameters** 

**hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

• pData : Pointer to data buffer

• Size: Amount of data to be received

• **Timeout**: Timeout duration

Return values

HAL status

**Notes** 

None.

### 41.2.6.3 HAL\_SAI\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_SAI\_Transmit\_IT (

SAI\_HandleTypeDef \* hsai, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Transmits an amount of data in no-blocking mode with Interrupt.

**Parameters** 

 hsai: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

pData : Pointer to data bufferSize : Amount of data to be sent

Return values

HAL status

Notes

None.

### 41.2.6.4 HAL\_SAI\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_SAI\_Receive\_IT (

SAI\_HandleTypeDef \* hsai, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Receives an amount of data in no-blocking mode with Interrupt.

**Parameters** 

 hsai: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

• pData: Pointer to data buffer

Size: Amount of data to be received.

Return values

HAL status

Notes

None.

UM1725 **HAL** SAI Generic Driver

#### 41.2.6.5 HAL\_SAI\_DMAPause

**Function Name** HAL\_StatusTypeDef HAL\_SAI\_DMAPause (

SAI\_HandleTypeDef \* hsai)

**Function Description** Pauses the audio stream playing from the Media.

**Parameters hsai**: pointer to a SAI\_HandleTypeDef structure that

contains the configuration information for SAI module.

Return values **HAL** status

Notes None.

#### 41.2.6.6 HAL\_SAI\_DMAResume

HAL StatusTypeDef HAL SAI DMAResume ( **Function Name** 

SAI\_HandleTypeDef \* hsai)

**Function Description** Resumes the audio stream playing from the Media.

**Parameters hsai**: pointer to a SAI\_HandleTypeDef structure that

contains the configuration information for SAI module.

Return values **HAL** status

Notes None.

#### 41.2.6.7 HAL\_SAI\_DMAStop

**Function Name** HAL\_StatusTypeDef HAL\_SAI\_DMAStop ( SAI\_HandleTypeDef

\* hsai)

Stops the audio stream playing from the Media. **Function Description** 

**Parameters hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

Return values **HAL** status

Notes None. UM1725 HAL SAI Generic Driver

### 41.2.6.8 HAL\_SAI\_Transmit\_DMA

Function Name HAL\_StatusTypeDef HAL\_SAI\_Transmit\_DMA (

**SAI\_HandleTypeDef** \* hsai, uint16\_t \* pData, uint16\_t Size)

Function Description

Transmits an amount of data in no-blocking mode with DMA.

Parameters

**hsai:** pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

pData : Pointer to data bufferSize : Amount of data to be sent

Return values • HAL status

Notes • None.

### 41.2.6.9 HAL\_SAI\_Receive\_DMA

Function Name HAL\_StatusTypeDef HAL\_SAI\_Receive\_DMA (

**SAI\_HandleTypeDef** \* hsai, uint16\_t \* pData, uint16\_t Size)

**Function Description** 

Receives an amount of data in no-blocking mode with DMA.

Parameters

 hsai: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

• pData: Pointer to data buffer

Size: Amount of data to be received

Return values • HAL status

Notes • None.

### 41.2.6.10 HAL\_SAI\_IRQHandler

Function Name void HAL\_SAI\_IRQHandler ( SAI\_HandleTypeDef \* hsai)

Function Description This function handles SAI interrupt request.

Parameters • hsai: pointer to a SAI\_HandleTypeDef structure that

**HAL** SAI Generic Driver UM1725

contains the configuration information for SAI module.

Return values **HAL** status

Notes None.

### 41.2.6.11 HAL\_SAI\_TxCpltCallback

**Function Name** void HAL\_SAI\_TxCpltCallback ( SAI\_HandleTypeDef \* hsai)

**Function Description** Tx Transfer completed callbacks.

**Parameters hsai:** pointer to a SAI HandleTypeDef structure that

contains the configuration information for SAI module.

Return values None.

Notes None.

## 41.2.6.12 HAL\_SAI\_TxHalfCpltCallback

**Function Name** void HAL\_SAI\_TxHalfCpltCallback ( SAI\_HandleTypeDef \*

hsai)

**Function Description** Tx Transfer Half completed callbacks.

**Parameters hsai**: pointer to a SAI\_HandleTypeDef structure that

contains the configuration information for SAI module.

Return values None.

Notes None.

### 41.2.6.13 HAL\_SAI\_RxCpltCallback

void HAL\_SAI\_RxCpltCallback ( SAI\_HandleTypeDef \* hsai) **Function Name** 

**Function Description** Rx Transfer completed callbacks.

652/865 DocID025834 Rev 1



UM1725 **HAL** SAI Generic Driver

> hdma: pointer to a DMA\_HandleTypeDef structure that **Parameters** contains the configuration information for the specified DMA module. Return values None. **Notes** None.

### 41.2.6.14 HAL\_SAI\_RxHalfCpltCallback

**Function Name** void HAL\_SAI\_RxHalfCpltCallback ( SAI\_HandleTypeDef \*

hsai)

**Function Description** Rx Transfer half completed callbacks.

**Parameters** hdma: pointer to a DMA\_HandleTypeDef structure that

contains the configuration information for the specified DMA

module.

Return values None.

Notes None.

### 41.2.6.15 HAL\_SAI\_ErrorCallback

**Function Name** void HAL\_SAI\_ErrorCallback ( SAI\_HandleTypeDef \* hsai)

**Function Description** SAI error callbacks.

**Parameters** hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA

module.

Return values None.

Notes None. HAL SAI Generic Driver UM1725

## 41.2.7 Peripheral State functions

### 41.2.7.1 HAL\_SAI\_GetState

Function Name HAL\_SAI\_StateTypeDef HAL\_SAI\_GetState (

SAI\_HandleTypeDef \* hsai)

Function Description

Returns the SAI state.

**Parameters** 

**hsai**: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for SAI module.

Return values 

• HAL state

Notes • None.

### 41.2.7.2 HAL\_SAI\_GetError

Function Name uint32\_t HAL\_SAI\_GetError ( SAI\_HandleTypeDef \* hsai)

**Function Description** 

Return the SAI error code.

**Parameters** 

 hsai: pointer to a SAI\_HandleTypeDef structure that contains the configuration information for the specified SAI

Block.

Return values

SAI Error Code

Notes

None.

## 41.3 SAI Firmware driver defines

## 41.3.1 SAI

SAI

SAI\_Audio\_Frequency

- #define: SAI\_AUDIO\_FREQUENCY\_192K ((uint32\_t)192000)
- #define: SAI\_AUDIO\_FREQUENCY\_96K ((uint32\_t)96000)

UM1725 HAL SAI Generic Driver

- #define: SAI\_AUDIO\_FREQUENCY\_48K ((uint32\_t)48000)
- #define: SAI\_AUDIO\_FREQUENCY\_44K ((uint32\_t)44100)
- #define: SAI\_AUDIO\_FREQUENCY\_32K ((uint32\_t)32000)
- #define: SAI\_AUDIO\_FREQUENCY\_22K ((uint32\_t)22050)
- #define: **SAI\_AUDIO\_FREQUENCY\_16K** ((uint32\_t)16000)
- #define: SAI\_AUDIO\_FREQUENCY\_11K ((uint32\_t)11025)
- #define: SAI\_AUDIO\_FREQUENCY\_8K ((uint32\_t)8000)

### SAI\_Block\_Clock\_Strobing

- #define: SAI\_CLOCKSTROBING\_FALLINGEDGE ((uint32\_t)0x00000000)
- #define: SAI\_CLOCKSTROBING\_RISINGEDGE ((uint32\_t)SAI\_xCR1\_CKSTR)

### SAI\_Block\_Companding\_Mode

- #define: SAI\_NOCOMPANDING ((uint32\_t)0x00000000)
- #define: SAI\_ULAW\_1CPL\_COMPANDING ((uint32\_t)0x00008000)

HAL SAI Generic Driver UM1725

- #define: SAI\_ALAW\_1CPL\_COMPANDING ((uint32\_t)0x0000C000)
- #define: SAI\_ULAW\_2CPL\_COMPANDING ((uint32\_t)0x0000A000)
- #define: SAI\_ALAW\_2CPL\_COMPANDING ((uint32\_t)0x0000E000)

### SAI\_Block\_Data\_Size

- #define: SAI\_DATASIZE\_8 ((uint32\_t)0x00000040)
- #define: SAI\_DATASIZE\_10 ((uint32\_t)0x00000060)
- #define: SAI\_DATASIZE\_16 ((uint32\_t)0x00000080)
- #define: **SAI\_DATASIZE\_20** ((uint32\_t)0x000000A0)
- #define: **SAI\_DATASIZE\_24** ((uint32\_t)0x000000C0)
- #define: **SAI\_DATASIZE\_32** ((uint32\_t)0x000000E0)

### SAI\_Block\_Fifo\_Status\_Level

- #define: SAI\_FIFOStatus\_Empty ((uint32\_t)0x00000000)
- #define: SAI\_FIFOStatus\_Less1QuarterFull ((uint32\_t)0x00010000)
- #define: SAI\_FIFOStatus\_1QuarterFull ((uint32\_t)0x00020000)

UM1725 HAL SAI Generic Driver

- #define: SAI\_FIFOStatus\_HalfFull ((uint32\_t)0x00030000)
- #define: SAI\_FIFOStatus\_3QuartersFull ((uint32\_t)0x00040000)
- #define: SAI\_FIFOStatus\_Full ((uint32\_t)0x00050000)

## SAI\_Block\_Fifo\_Threshold

- #define: SAI\_FIFOTHRESHOLD\_EMPTY ((uint32\_t)0x00000000)
- #define: SAI\_FIFOTHRESHOLD\_1QF ((uint32\_t)0x00000001)
- #define: **SAI\_FIFOTHRESHOLD\_HF** ((uint32\_t)0x00000002)
- #define: **SAI\_FIFOTHRESHOLD\_3QF** ((uint32\_t)0x00000003)
- #define: SAI\_FIFOTHRESHOLD\_FULL ((uint32\_t)0x00000004)

### SAI\_Block\_Flags\_Definition

- #define: SAI\_FLAG\_OVRUDR ((uint32\_t)SAI\_xSR\_OVRUDR)
- #define: SAI\_FLAG\_MUTEDET ((uint32\_t)SAI\_xSR\_MUTEDET)
- #define: SAI\_FLAG\_WCKCFG ((uint32\_t)SAI\_xSR\_WCKCFG)

HAL SAI Generic Driver UM1725

- #define: SAI\_FLAG\_FREQ ((uint32\_t)SAI\_xSR\_FREQ)
- #define: SAI\_FLAG\_CNRDY ((uint32\_t)SAI\_xSR\_CNRDY)
- #define: SAI\_FLAG\_AFSDET ((uint32\_t)SAI\_xSR\_AFSDET)
- #define: SAI\_FLAG\_LFSDET ((uint32\_t)SAI\_xSR\_LFSDET)

#### SAI Block FS Definition

- #define: SAI\_FS\_STARTFRAME ((uint32\_t)0x00000000)
- #define: SAI\_FS\_CHANNEL\_IDENTIFICATION ((uint32\_t)SAI\_xFRCR\_FSDEF)

### SAI\_Block\_FS\_Offset

- #define: **SAI\_FS\_FIRSTBIT** ((uint32\_t)0x00000000)
- #define: SAI\_FS\_BEFOREFIRSTBIT ((uint32\_t)SAI\_xFRCR\_FSOFF)

### SAI\_Block\_FS\_Polarity

- #define: **SAI\_FS\_ACTIVE\_LOW** ((uint32\_t)0x00000000)
- #define: SAI\_FS\_ACTIVE\_HIGH ((uint32\_t)SAI\_xFRCR\_FSPO)

### SAI\_Block\_Interrupts\_Definition

#define: SAI\_IT\_OVRUDR ((uint32\_t)SAI\_xIMR\_OVRUDRIE)

658/865 DocID025834 Rev 1

UM1725 HAL SAI Generic Driver

- #define: SAI\_IT\_MUTEDET ((uint32\_t)SAI\_xIMR\_MUTEDETIE)
- #define: SAI\_IT\_WCKCFG ((uint32\_t)SAI\_xIMR\_WCKCFGIE)
- #define: SAI\_IT\_FREQ ((uint32\_t)SAI\_xIMR\_FREQIE)
- #define: SAI\_IT\_CNRDY ((uint32\_t)SAI\_xIMR\_CNRDYIE)
- #define: SAI\_IT\_AFSDET ((uint32\_t)SAI\_xIMR\_AFSDETIE)
- #define: **SAI\_IT\_LFSDET** ((uint32\_t)SAI\_xIMR\_LFSDETIE)

### SAI\_Block\_Mode

- #define: **SAI\_MODEMASTER\_TX** ((uint32\_t)0x00000000)
- #define: **SAI\_MODEMASTER\_RX** ((uint32\_t)0x00000001)
- #define: **SAI\_MODESLAVE\_TX** ((uint32\_t)0x00000002)
- #define: **SAI\_MODESLAVE\_RX** ((uint32\_t)0x00000003)

### SAI\_Block\_MSB\_LSB\_transmission

• #define: **SAI\_FIRSTBIT\_MSB** ((uint32\_t)0x00000000)

HAL SAI Generic Driver UM1725

• #define: SAI\_FIRSTBIT\_LSB ((uint32\_t)SAI\_xCR1\_LSBFIRST)

### SAI\_Block\_Mute\_Value

- #define: SAI\_ZERO\_VALUE ((uint32\_t)0x00000000)
- #define: SAI\_LAST\_SENT\_VALUE ((uint32\_t)SAI\_xCR2\_MUTEVAL)

### SAI\_Block\_NoDivider

- #define: SAI\_MASTERDIVIDER\_ENABLED ((uint32\_t)0x00000000)
- #define: SAI\_MASTERDIVIDER\_DISABLED ((uint32\_t)SAI\_xCR1\_NODIV)

### SAI\_Block\_Output\_Drive

- #define: SAI\_OUTPUTDRIVE\_DISABLED ((uint32\_t)0x00000000)
- #define: SAI\_OUTPUTDRIVE\_ENABLED ((uint32\_t)SAI\_xCR1\_OUTDRIV)

### SAI\_Block\_Protocol

- #define: SAI\_FREE\_PROTOCOL ((uint32\_t)0x00000000)
- #define: SAI\_AC97\_PROTOCOL ((uint32\_t)SAI\_xCR1\_PRTCFG\_1)

### SAI\_Block\_Slot\_Active

• #define: SAI\_SLOT\_NOTACTIVE ((uint32\_t)0x00000000)

UM1725 HAL SAI Generic Driver

- #define: SAI\_SLOTACTIVE\_0 ((uint32\_t)0x00010000)
- #define: **SAI\_SLOTACTIVE\_1** ((uint32\_t)0x00020000)
- #define: SAI\_SLOTACTIVE\_2 ((uint32\_t)0x00040000)
- #define: SAI\_SLOTACTIVE\_3 ((uint32\_t)0x00080000)
- #define: SAI\_SLOTACTIVE\_4 ((uint32\_t)0x00100000)
- #define: **SAI\_SLOTACTIVE\_5** ((uint32\_t)0x00200000)
- #define: **SAI\_SLOTACTIVE\_6** ((uint32\_t)0x00400000)
- #define: **SAI\_SLOTACTIVE\_7** ((uint32\_t)0x00800000)
- #define: **SAI\_SLOTACTIVE\_8** ((uint32\_t)0x01000000)
- #define: **SAI\_SLOTACTIVE\_9** ((uint32\_t)0x02000000)
- #define: **SAI\_SLOTACTIVE\_10** ((uint32\_t)0x04000000)
- #define: **SAI\_SLOTACTIVE\_11** ((uint32\_t)0x08000000)

HAL SAI Generic Driver UM1725

- #define: SAI\_SLOTACTIVE\_12 ((uint32\_t)0x10000000)
- #define: SAI\_SLOTACTIVE\_13 ((uint32\_t)0x20000000)
- #define: **SAI\_SLOTACTIVE\_14** ((uint32\_t)0x40000000)
- #define: **SAI\_SLOTACTIVE\_15** ((uint32\_t)0x80000000)
- #define: **SAI\_SLOTACTIVE\_ALL** ((uint32\_t)0xFFFF0000)

### SAI\_Block\_Slot\_Size

- #define: SAI\_SLOTSIZE\_DATASIZE ((uint32\_t)0x00000000)
- #define: SAI\_SLOTSIZE\_16B ((uint32\_t)SAI\_xSLOTR\_SLOTSZ\_0)
- #define: SAI\_SLOTSIZE\_32B ((uint32\_t)SAI\_xSLOTR\_SLOTSZ\_1)

### SAI\_Block\_Synchronization

- #define: SAI\_ASYNCHRONOUS ((uint32\_t)0x00000000)
- #define: SAI\_SYNCHRONOUS ((uint32\_t)SAI\_xCR1\_SYNCEN\_0)

### SAI\_Clock\_Source

• #define: SAI\_CLKSOURCE\_PLLSAI ((uint32\_t)RCC\_SAIACLKSOURCE\_PLLSAI)

UM1725 HAL SAI Generic Driver

- #define: SAI\_CLKSOURCE\_PLLI2S ((uint32\_t)RCC\_SAIACLKSOURCE\_PLLI2S)
- #define: SAI\_CLKSOURCE\_EXT ((uint32\_t)RCC\_SAIACLKSOURCE\_EXT)

### SAI\_Mono\_Stereo\_Mode

- #define: SAI\_MONOMODE ((uint32\_t)SAI\_xCR1\_MONO)
- #define: **SAI\_STREOMODE** ((uint32\_t)0x00000000)

### SAI\_TRIState\_Management

- #define: SAI\_OUTPUT\_NOTRELEASED ((uint32\_t)0x00000000)
- #define: SAI\_OUTPUT\_RELEASED ((uint32\_t)SAI\_xCR2\_TRIS)

## 42 HAL SMARTCARD Generic Driver

# 42.1 SMARTCARD Firmware driver registers structures

## 42.1.1 SMARTCARD\_HandleTypeDef

**SMARTCARD\_HandleTypeDef** is defined in the stm32f4xx\_hal\_smartcard.h **Data Fields** 

- USART\_TypeDef \* Instance
- SMARTCARD\_InitTypeDef Init
- uint8 t \* pTxBuffPtr
- uint16\_t TxXferSize
- uint16\_t TxXferCount
- uint8\_t \* pRxBuffPtr
- uint16 t RxXferSize
- uint16 t RxXferCount
- DMA HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- HAL LockTypeDef Lock
- \_\_IO HAL\_SMARTCARD\_StateTypeDef State
- \_\_IO HAL\_SMARTCARD\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- USART\_TypeDef\* SMARTCARD\_HandleTypeDef::Instance
- SMARTCARD\_InitTypeDef SMARTCARD\_HandleTypeDef::Init
- uint8 t\* SMARTCARD HandleTypeDef::pTxBuffPtr
- uint16\_t SMARTCARD\_HandleTypeDef::TxXferSize
- uint16\_t SMARTCARD\_HandleTypeDef::TxXferCount
- uint8 t\* SMARTCARD HandleTypeDef::pRxBuffPtr
- uint16 t SMARTCARD HandleTypeDef::RxXferSize
- uint16 t SMARTCARD HandleTypeDef::RxXferCount
- DMA\_HandleTypeDef\* SMARTCARD\_HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* SMARTCARD\_HandleTypeDef::hdmarx
- HAL LockTypeDef SMARTCARD HandleTypeDef::Lock
- \_\_IO HAL\_SMARTCARD\_StateTypeDef SMARTCARD\_HandleTypeDef::State
- \_\_IO HAL\_SMARTCARD\_ErrorTypeDef SMARTCARD\_HandleTypeDef::ErrorCode

## 42.1.2 SMARTCARD\_InitTypeDef

**SMARTCARD\_InitTypeDef** is defined in the stm32f4xx\_hal\_smartcard.h **Data Fields** 

- uint32 t BaudRate
- uint32 t WordLength
- uint32 t StopBits
- uint32\_t Parity
- uint32 t Mode
- uint32 t CLKPolarity
- uint32 t CLKPhase
- uint32\_t CLKLastBit
- uint32 t Prescaler
- uint32 t GuardTime
- uint32 t NACKState

#### **Field Documentation**

#### uint32\_t SMARTCARD\_InitTypeDef::BaudRate

This member configures the SmartCard communication baud rate. The baud rate is computed using the following formula: IntegerDivider = ((PCLKx) / (8 \* (hirda->Init.BaudRate)))FractionalDivider = ((IntegerDivider - ((uint32\_t) IntegerDivider)) \* 8) + 0.5

### • uint32\_t SMARTCARD\_InitTypeDef::WordLength

Specifies the number of data bits transmitted or received in a frame. This parameter can be a value of **SMARTCARD\_Word\_Length** 

### • uint32 t SMARTCARD InitTypeDef::StopBits

 Specifies the number of stop bits transmitted. This parameter can be a value of SMARTCARD\_Stop\_Bits

#### • uint32 t SMARTCARD InitTypeDef::Parity

 Specifies the parity mode. This parameter can be a value of SMARTCARD\_Parity

### • uint32\_t SMARTCARD\_InitTypeDef::Mode

 Specifies wether the Receive or Transmit mode is enabled or disabled. This parameter can be a value of SMARTCARD Mode

### • uint32 t SMARTCARD InitTypeDef::CLKPolarity

 Specifies the steady state of the serial clock. This parameter can be a value of SMARTCARD\_Clock\_Polarity

### • uint32\_t SMARTCARD\_InitTypeDef::CLKPhase

 Specifies the clock transition on which the bit capture is made. This parameter can be a value of SMARTCARD\_Clock\_Phase

## uint32\_t SMARTCARD\_InitTypeDef::CLKLastBit

 Specifies whether the clock pulse corresponding to the last transmitted data bit (MSB) has to be output on the SCLK pin in synchronous mode. This parameter can be a value of <u>SMARTCARD\_Last\_Bit</u>

### • uint32\_t SMARTCARD\_InitTypeDef::Prescaler

 Specifies the SmartCard Prescaler. This parameter must be a number between Min\_Data = 0 and Max\_Data = 255

### uint32\_t SMARTCARD\_InitTypeDef::GuardTime

 Specifies the SmartCard Guard Time. This parameter must be a number between Min\_Data = 0 and Max\_Data = 255

### uint32\_t SMARTCARD\_InitTypeDef::NACKState

Specifies the SmartCard NACK Transmission state. This parameter can be a value of SmartCard NACK State



### 42.1.3 USART TypeDef

USART\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t SR
- IO uint32 t DR
- \_\_IO uint32\_t BRR
- \_\_IO uint32\_t CR1
- \_\_IO uint32\_t CR2
- IO uint32 t CR3
- IO uint32 t GTPR

#### **Field Documentation**

- IO uint32 t USART TypeDef::SR
  - USART Status register, Address offset: 0x00
- \_\_IO uint32\_t USART\_TypeDef::DR
  - USART Data register, Address offset: 0x04
- \_\_IO uint32\_t USART\_TypeDef::BRR
  - USART Baud rate register, Address offset: 0x08
- \_\_IO uint32\_t USART\_TypeDef::CR1
  - USART Control register 1, Address offset: 0x0C
- \_\_IO uint32\_t USART\_TypeDef::CR2
  - USART Control register 2, Address offset: 0x10
- IO uint32 t USART TypeDef::CR3
  - USART Control register 3, Address offset: 0x14
- \_\_IO uint32\_t USART\_TypeDef::GTPR
  - USART Guard time and prescaler register, Address offset: 0x18

# 42.2 SMARTCARD Firmware driver API description

The following section lists the various functions of the SMARTCARD library.

### 42.2.1 How to use this driver

The SMARTCARD HAL driver can be used as follows:

- 1. Declare a SMARTCARD\_HandleTypeDef handle structure.
- 2. Initialize the SMARTCARD low level resources by implementing the HAL\_SMARTCARD\_MspInit() API:
  - a. Enable the USARTx interface clock.
  - b. SMARTCARD pins configuration:
    - Enable the clock for the SMARTCARD GPIOs.
    - Configure these SMARTCARD pins as alternate function pull-up.
  - c. NVIC configuration if you need to use interrupt process
    - (HAL\_SMARTCARD\_Transmit\_IT() and HAL\_SMARTCARD\_Receive\_IT() APIs):
    - Configure the USARTx interrupt priority.
    - Enable the NVIC USART IRQ handle.

57

- d. DMA Configuration if you need to use DMA process (HAL\_SMARTCARD\_Transmit\_DMA() and HAL\_SMARTCARD\_Receive\_DMA() APIs):
  - Declare a DMA handle structure for the Tx/Rx stream.
  - Enable the DMAx interface clock.
  - Configure the declared DMA handle structure with the required Tx/Rx parameters.
  - Configure the DMA Tx/Rx Stream.
  - Associate the initilalized DMA handle to the SMARTCARD DMA Tx/Rx handle.
  - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.
- 3. Program the Baud Rate, Word Length, Stop Bit, Parity, Hardware flow control and Mode(Receiver/Transmitter) in the SMARTCARD Init structure.
- 4. Initialize the SMARTCARD registers by calling the HAL\_SMARTCARD\_Init() API:
  - These APIs configure also the low level Hardware GPIO, CLOCK,
     CORTEX...etc) by calling the customed HAL\_SMARTCARD\_MspInit() API.



The specific SMARTCARD interrupts (Transmission complete interrupt, RXNE interrupt and Error Interrupts) will be managed using the macros \_\_SMARTCARD\_ENABLE\_IT() and \_\_SMARTCARD\_DISABLE\_IT() inside the transmit and receive process.

Three operation modes are available within this driver:

### Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_SMARTCARD\_Transmit()
- Receive an amount of data in blocking mode using HAL\_SMARTCARD\_Receive()

#### Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL\_SMARTCARD\_Transmit\_IT()
- At transmission end of transfer HAL\_SMARTCARD\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL\_SMARTCARD\_Receive\_IT()
- At reception end of transfer HAL\_SMARTCARD\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_RxCpltCallback
- In case of transfer Error, HAL\_SMARTCARD\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_ErrorCallback

### **DMA** mode IO operation

 Send an amount of data in non blocking mode (DMA) using HAL\_SMARTCARD\_Transmit\_DMA()



- At transmission end of transfer HAL\_SMARTCARD\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL SMARTCARD Receive DMA()
- At reception end of transfer HAL\_SMARTCARD\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_RxCpltCallback
- In case of transfer Error, HAL\_SMARTCARD\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_SMARTCARD\_ErrorCallback

#### **SMARTCARD HAL driver macros list**

Below the list of most used macros in SMARTCARD HAL driver.

- HAL SMARTCARD ENABLE: Enable the SMARTCARD peripheral
- \_\_HAL\_SMARTCARD\_DISABLE: Disable the SMARTCARD peripheral
- \_\_HAL\_SMARTCARD\_GET\_FLAG : Check whether the specified SMARTCARD flag is set or not
- \_\_HAL\_SMARTCARD\_CLEAR\_FLAG : Clear the specified SMARTCARD pending flag
- \_\_HAL\_SMARTCARD\_ENABLE\_IT: Enable the specified SMARTCARD interrupt
- \_\_HAL\_SMARTCARD\_DISABLE\_IT: Disable the specified SMARTCARD interrupt



You can refer to the SMARTCARD HAL driver header file for more useful macros

## 42.2.2 Initialization and Configuration functions

This subsection provides a set of functions allowing to initialize the USART in Smartcard mode.

The Smartcard interface is designed to support asynchronous protocol Smartcards as defined in the ISO 7816-3 standard.

The USART can provide a clock to the smartcard through the SCLK output. In smartcard mode, SCLK is not associated to the communication but is simply derived from the internal peripheral input clock through a 5-bit prescaler.

- For the asynchronous mode only these parameters can be configured:
  - Baud Rate
  - Word Length
  - Stop Bit
  - Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Refer to the STM32F4xx reference manual (RM0090) for the SMARTCARD frame formats depending on the frame length defined by the M bit (8-bits or 9-bits).
  - USART polarity
  - USART phase
  - USART LastBit
  - Receiver/transmitter modes



- Prescaler
- GuardTime
- NACKState: The Smartcard NACK state
- Recommended SmartCard interface configuration to get the Answer to Reset from the Card:
  - Word Length = 9 Bits
  - 1.5 Stop Bit
  - Even parity
  - BaudRate = 12096 baud
  - Tx and Rx enabled

Please refer to the ISO 7816-3 specification for more details. -@- It is also possible to choose 0.5 stop bit for receiving but it is recommended to use 1.5 stop bits for both transmitting and receiving to avoid switching between the two configurations.

The HAL\_SMARTCARD\_Init() function follows the USART SmartCard configuration procedure (details for the procedure are available in reference manual (RM0329)).

- HAL SMARTCARD Init()
- HAL\_SMARTCARD\_Delnit()
- HAL\_SMARTCARD\_MspInit()
- HAL\_SMARTCARD\_MspDeInit()

### 42.2.3 IO operation functions

IrDA is a half duplex communication protocol. If the Transmitter is busy, any data on the IrDA receive line will be ignored by the IrDA decoder and if the Receiver is busy, data on the TX from the USART to IrDA will not be encoded by IrDA. While receiving data, transmission should be avoided as the data to be transmitted could be corrupted.

- 1. There are two modes of transfer:
  - Blocking mode: The communication is performed in polling mode. The HAL status of all data processing is returned by the same function after finishing transfer.
  - Non Blocking mode: The communication is performed using Interrupts or DMA, These APIs return the HAL status. The end of the data processing will be indicated through the dedicated SMARTCARD IRQ when using Interrupt mode or the DMA IRQ when using DMA mode. The HAL\_SMARTCARD\_TxCpltCallback(), HAL\_SMARTCARD\_RxCpltCallback() user callbacks will be executed respectively at the end of the Transmit or Receive process The HAL\_SMARTCARD\_ErrorCallback() user callback will be executed when a communication error is detected
- 2. Blocking mode APIs are:
  - HAL\_SMARTCARD\_Transmit()
  - HAL\_SMARTCARD\_Receive()
- 3. Non Blocking mode APIs with Interrupt are:
  - HAL\_SMARTCARD\_Transmit\_IT()
  - HAL\_SMARTCARD\_Receive\_IT()
  - HAL\_SMARTCARD\_IRQHandler()
     Non Blocking mode functions with DMA are :
    - HAL\_SMARTCARD\_Transmit\_DMA()
    - HAL SMARTCARD Receive DMA()
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL SMARTCARD TxCpltCallback()
  - HAL\_SMARTCARD\_RxCpltCallback()



4.

- HAL SMARTCARD ErrorCallback()
- HAL\_SMARTCARD\_Transmit()
- HAL\_SMARTCARD\_Receive()
- HAL SMARTCARD Transmit IT()
- HAL\_SMARTCARD\_Receive\_IT()
- HAL\_SMARTCARD\_Transmit\_DMA()
- HAL SMARTCARD Receive DMA()
- HAL\_SMARTCARD\_IRQHandler()
- HAL\_SMARTCARD\_TxCpltCallback()
- HAL SMARTCARD RxCpltCallback()
- HAL SMARTCARD ErrorCallback()

## 42.2.4 Peripheral State and Errors functions

This subsection provides a set of functions allowing to control the SmartCard.

- HAL\_SMARTCARD\_GetState() API can be helpful to check in run-time the state of the SmartCard peripheral.
- HAL\_SMARTCARD\_GetError() check in run-time errors that could be occured durung communication.
- HAL\_SMARTCARD\_GetState()
- HAL SMARTCARD GetError()

### 42.2.5 SmartCard Initialization and de-initialization functions

### 42.2.5.1 HAL\_SMARTCARD\_Init

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Init (

SMARTCARD\_HandleTypeDef \* hsc)

Function Description Initializes the SmartCard mode according to the specified

parameters in the SMARTCARD\_InitTypeDef and create the

associated handle.

Parameters • hsc: pointer to a SMARTCARD\_HandleTypeDef structure

that contains the configuration information for SMARTCARD

module.

Return values • HAL status

Notes 

None.

### 42.2.5.2 HAL\_SMARTCARD\_Delnit

Function Name HAL StatusTypeDef HAL SMARTCARD Delnit (

SMARTCARD\_HandleTypeDef \* hsc)

670/865 DocID025834 Rev 1



**Function Description** 

Delnitializes the USART SmartCard peripheral.

**Parameters** 

**hsc**: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values 

• HAL status

Notes • None.

### 42.2.5.3 HAL\_SMARTCARD\_MspInit

Function Name void HAL\_SMARTCARD\_MspInit (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

SMARTCARD MSP Init.

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values

None.

Notes

None.

### 42.2.5.4 HAL\_SMARTCARD\_MspDeInit

Function Name void HAL\_SMARTCARD\_MspDeInit (
SMARTCARD\_HandleTypeDef \* hsc)

Function Description SMARTCARD MSP Delnit.

Parameters • hsc: pointer to a SMARTCARD\_HandleTypeDef structure

that contains the configuration information for SMARTCARD

module.

Return values 

None.

Notes • None.

### 42.2.6 IO operation functions

### 42.2.6.1 HAL\_SMARTCARD\_Transmit

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Transmit (

SMARTCARD\_HandleTypeDef \* hsc, uint8\_t \* pData, uint16\_t

Size, uint32\_t Timeout)

Function Description Send an amount of data in blocking mode.

Parameters • hsc : pointer to a SMARTCARD\_HandleTypeDef structure

that contains the configuration information for SMARTCARD

module.

pData: pointer to data buffer
Size: amount of data to be sent
Timeout: Timeout duration

Return values 

• HAL status

Notes 

None.

## 42.2.6.2 HAL\_SMARTCARD\_Receive

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Receive (

**SMARTCARD\_HandleTypeDef** \* hsc, uint8\_t \* pData, uint16\_t

Size, uint32\_t Timeout)

Function Description Receive an amount of data in blocking mode.

Parameters • hsc : pointer to a SMARTCARD\_HandleTypeDef structure

that contains the configuration information for SMARTCARD

module.

• pData: pointer to data buffer

Size: amount of data to be received

• Timeout : Timeout duration

Return values • HAL status

Notes • None.

## 42.2.6.3 HAL\_SMARTCARD\_Transmit\_IT

### 42.2.6.4 HAL\_SMARTCARD\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Receive\_IT (

**SMARTCARD\_HandleTypeDef** \* hsc, uint8\_t \* pData, uint16\_t

Size)

Function Description

Receive an amount of data in non blocking mode.

**Parameters** 

Notes

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

None.

**pData**: pointer to data buffer

• Size: amount of data to be received

Return values

HAL status

Notes

None.

### 42.2.6.5 HAL\_SMARTCARD\_Transmit\_DMA

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Transmit\_DMA (

**SMARTCARD\_HandleTypeDef** \* hsc, uint8\_t \* pData, uint16\_t

Size)

**Function Description** 

Send an amount of data in non blocking mode.

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.



pData : pointer to data bufferSize : amount of data to be sent

Return values 

• HAL status

Notes 

None.

### 42.2.6.6 HAL SMARTCARD Receive DMA

Function Name HAL\_StatusTypeDef HAL\_SMARTCARD\_Receive\_DMA (

SMARTCARD\_HandleTypeDef \* hsc, uint8\_t \* pData, uint16\_t

Size)

**Function Description** 

Receive an amount of data in non blocking mode.

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD module.

• **pData**: pointer to data buffer

• Size: amount of data to be received

Return values

HAL status

Notes

 When the SMARTCARD parity is enabled (PCE = 1) the data received contain the parity bit.s

### 42.2.6.7 HAL\_SMARTCARD\_IRQHandler

Function Name void HAL\_SMARTCARD\_IRQHandler (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

This function handles SMARTCARD interrupt request.

**Parameters** 

• **hsc**: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values

None.

Notes

674/865

None.

## 42.2.6.8 HAL\_SMARTCARD\_TxCpltCallback

Function Name void HAL\_SMARTCARD\_TxCpltCallback (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

Tx Transfer completed callbacks.

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD module.

Return values • None.

Notes • None.

### 42.2.6.9 HAL\_SMARTCARD\_RxCpltCallback

Function Name void HAL\_SMARTCARD\_RxCpltCallback (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

Rx Transfer completed callbacks.

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values

None.

Notes

None.

### 42.2.6.10 HAL\_SMARTCARD\_ErrorCallback

Function Name void HAL\_SMARTCARD\_ErrorCallback (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

SMARTCARD error callbacks.

**Parameters** 

• **hsc**: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values 

None.

577

Notes

None.

### 42.2.7 Peripheral State and Errors functions

### 42.2.7.1 HAL SMARTCARD GetState

Function Name HAL\_SMARTCARD\_StateTypeDef

HAL SMARTCARD GetState ( SMARTCARD HandleTypeDef \*

hsc)

Function Description

return the SMARTCARD state

**Parameters** 

 hsc: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for SMARTCARD

module.

Return values

HAL state

Notes

None.

### 42.2.7.2 HAL\_SMARTCARD\_GetError

Function Name uint32\_t HAL\_SMARTCARD\_GetError (

SMARTCARD\_HandleTypeDef \* hsc)

**Function Description** 

Return the SMARTCARD error code.

**Parameters** 

• **hsc**: pointer to a SMARTCARD\_HandleTypeDef structure that contains the configuration information for the specified

SMARTCARD.

Return values

SMARTCARD Error Code

Notes

None.

## 42.3 SMARTCARD Firmware driver defines

### 42.3.1 SMARTCARD

**SMARTCARD** 

676/865 DocID025834 Rev 1



### SMARTCARD Clock Phase

- #define: **SMARTCARD\_PHASE\_1EDGE** ((uint32\_t)0x00000000)
- #define: **SMARTCARD\_PHASE\_2EDGE** ((uint32\_t)USART\_CR2\_CPHA)

### SMARTCARD\_Clock\_Polarity

- #define: SMARTCARD\_POLARITY\_LOW ((uint32\_t)0x00000000)
- #define: SMARTCARD\_POLARITY\_HIGH ((uint32\_t)USART\_CR2\_CPOL)

#### SmartCard\_DMA\_Requests

- #define: SMARTCARD\_DMAREQ\_TX ((uint32\_t)USART\_CR3\_DMAT)
- #define: SMARTCARD\_DMAREQ\_RX ((uint32\_t)USART\_CR3\_DMAR)

### SmartCard\_Flags

- #define: **SMARTCARD\_FLAG\_TXE** ((uint32\_t)0x00000080)
- #define: **SMARTCARD\_FLAG\_TC** ((uint32\_t)0x00000040)
- #define: SMARTCARD\_FLAG\_RXNE ((uint32\_t)0x00000020)
- #define: SMARTCARD\_FLAG\_IDLE ((uint32\_t)0x00000010)
- #define: SMARTCARD\_FLAG\_ORE ((uint32\_t)0x00000008)

- #define: SMARTCARD\_FLAG\_NE ((uint32\_t)0x00000004)
- #define: SMARTCARD\_FLAG\_FE ((uint32\_t)0x00000002)
- #define: **SMARTCARD\_FLAG\_PE** ((uint32\_t)0x00000001)

### SmartCard\_Interrupt\_definition

- #define: **SMARTCARD\_IT\_PE** ((uint32\_t)0x10000100)
- #define: SMARTCARD\_IT\_TXE ((uint32\_t)0x10000080)
- #define: **SMARTCARD\_IT\_TC** ((uint32\_t)0x10000040)
- #define: SMARTCARD\_IT\_RXNE ((uint32\_t)0x10000020)
- #define: **SMARTCARD\_IT\_IDLE** ((uint32\_t)0x10000010)
- #define: SMARTCARD\_IT\_ERR ((uint32\_t)0x20000001)

### SMARTCARD Last Bit

- #define: **SMARTCARD\_LASTBIT\_DISABLE** ((uint32\_t)0x00000000)
- #define: **SMARTCARD\_LASTBIT\_ENABLE** ((uint32\_t)USART\_CR2\_LBCL)

## SMARTCARD\_Mode

- #define: **SMARTCARD\_MODE\_RX** ((uint32\_t)USART\_CR1\_RE)
- #define: **SMARTCARD\_MODE\_TX** ((uint32\_t)USART\_CR1\_TE)
- #define: SMARTCARD\_MODE\_TX\_RX ((uint32\_t)(USART\_CR1\_TE | USART\_CR1\_RE))

#### SmartCard\_NACK\_State

- #define: SMARTCARD\_NACK\_ENABLED ((uint32\_t)USART\_CR3\_NACK)
- #define: **SMARTCARD\_NACK\_DISABLED** ((uint32\_t)0x00000000)

### SMARTCARD\_Parity

- #define: **SMARTCARD\_PARITY\_NONE** ((uint32\_t)0x00000000)
- #define: **SMARTCARD\_PARITY\_EVEN** ((uint32\_t)USART\_CR1\_PCE)
- #define: SMARTCARD\_PARITY\_ODD ((uint32\_t)(USART\_CR1\_PCE | USART\_CR1\_PS))

## SMARTCARD\_Stop\_Bits

- #define: SMARTCARD\_STOPBITS\_1 ((uint32\_t)0x00000000)
- #define: SMARTCARD\_STOPBITS\_0\_5 ((uint32\_t)USART\_CR2\_STOP\_0)
- #define: SMARTCARD\_STOPBITS\_2 ((uint32\_t)USART\_CR2\_STOP\_1)

#define: SMARTCARD\_STOPBITS\_1\_5 ((uint32\_t)(USART\_CR2\_STOP\_0 | USART\_CR2\_STOP\_1))

## SMARTCARD\_Word\_Length

- #define: **SMARTCARD\_WORDLENGTH\_8B** ((uint32\_t)0x00000000)
- #define: SMARTCARD\_WORDLENGTH\_9B ((uint32\_t)USART\_CR1\_M)

# 43 HAL SRAM Generic Driver

# 43.1 SRAM Firmware driver registers structures

## 43.1.1 SRAM\_HandleTypeDef

**SRAM\_HandleTypeDef** is defined in the stm32f4xx\_hal\_sram.h **Data Fields** 

- FMC\_NORSRAM\_TypeDef \* Instance
- FMC\_NORSRAM\_EXTENDED\_TypeDef \* Extended
- FMC\_NORSRAM\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_SRAM\_StateTypeDef State
- DMA HandleTypeDef \* hdma

#### **Field Documentation**

- FMC\_NORSRAM\_TypeDef\* SRAM\_HandleTypeDef::Instance
  - Register base address
- FMC\_NORSRAM\_EXTENDED\_TypeDef\* SRAM\_HandleTypeDef::Extended
  - Extended mode register base address
- FMC\_NORSRAM\_InitTypeDef SRAM\_HandleTypeDef::Init
  - SRAM device control configuration parameters
- HAL\_LockTypeDef SRAM\_HandleTypeDef::Lock
  - SRAM locking object
- \_\_IO HAL\_SRAM\_StateTypeDef SRAM\_HandleTypeDef::State
  - SRAM device access state
- DMA\_HandleTypeDef\* SRAM\_HandleTypeDef::hdma
  - Pointer DMA handler

# 43.2 SRAM Firmware driver API description

The following section lists the various functions of the SRAM library.

### 43.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control SRAM memories. It uses the FMC layer functions to interface with SRAM devices. The following sequence should be followed to configure the FMC/FSMC to interface with SRAM/PSRAM memories:

- 1. Declare a SRAM\_HandleTypeDef handle structure, for example: SRAM HandleTypeDef hsram; and:
  - Fill the SRAM\_HandleTypeDef handle "Init" field with the allowed values of the structure member.

- Fill the SRAM HandleTypeDef handle "Instance" field with a predefined base register instance for NOR or SRAM device
- Fill the SRAM HandleTypeDef handle "Extended" field with a predefined base register instance for NOR or SRAM extended mode
- Declare two FMC\_NORSRAM\_TimingTypeDef structures, for both normal and 2. extended mode timings; for example: FMC\_NORSRAM\_TimingTypeDef Timing and FMC\_NORSRAM\_TimingTypeDef ExTiming; and fill its fields with the allowed values of the structure member.
- Initialize the SRAM Controller by calling the function HAL\_SRAM\_Init(). This function performs the following sequence:
  - MSP hardware layer configuration using the function HAL SRAM MspInit()
  - Control register configuration using the FMC NORSRAM interface function b. FMC NORSRAM Init()
  - Timing register configuration using the FMC NORSRAM interface function C. FMC\_NORSRAM\_Timing\_Init()
  - Extended mode Timing register configuration using the FMC NORSRAM d. interface function FMC NORSRAM Extended Timing Init()
  - Enable the SRAM device using the macro FMC NORSRAM ENABLE()
- At this stage you can perform read/write accesses from/to the memory connected to the NOR/SRAM Bank. You can perform either polling or DMA transfer using the following APIs:
  - HAL\_SRAM\_Read()/HAL\_SRAM\_Write() for polling read/write access
  - HAL SRAM Read DMA()/HAL SRAM Write DMA() for DMA read/write
- You can also control the SRAM device by calling the control APIs HAL SRAM WriteOperation Enable()/ HAL SRAM WriteOperation Disable() to respectively enable/disable the SRAM write operation
- You can continuously monitor the SRAM device HAL state by calling the function HAL\_SRAM\_GetState()

#### 43.2.2 SRAM Initialization and de initialization functions

This section provides functions allowing to initialize/de-initialize the SRAM memory

- HAL\_SRAM\_Init()
- HAL SRAM Delnit()
- HAL SRAM MspInit()
- HAL SRAM MspDeInit()
- HAL\_SRAM\_DMA\_XferCpltCallback()
- HAL\_SRAM\_DMA\_XferErrorCallback()

#### 43.2.3 **SRAM Input and Output functions**

This section provides functions allowing to use and control the SRAM memory

- HAL SRAM Read 8b()
- HAL\_SRAM\_Write\_8b()
- HAL SRAM Read 16b()
- HAL\_SRAM\_Write\_16b()
- HAL\_SRAM\_Read\_32b()
- HAL\_SRAM\_Write\_32b() HAL SRAM Read DMA()
- HAL SRAM Write DMA()

### 43.2.4 SRAM Control functions

This subsection provides a set of functions allowing to control dynamically the SRAM interface.

- HAL\_SRAM\_WriteOperation\_Enable()
- HAL\_SRAM\_WriteOperation\_Disable()

### 43.2.5 SRAM State functions

This subsection permits to get in run-time the status of the SRAM controller and the data flow.

HAL\_SRAM\_GetState()

#### 43.2.6 Initialization and de-initialization functions

### 43.2.6.1 HAL SRAM Init

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Init ( SRAM\_HandleTypeDef

\* hsram, FMC\_NORSRAM\_TimingTypeDef \* Timing,

FMC\_NORSRAM\_TimingTypeDef \* ExtTiming)

Function Description

Performs the SRAM device initialization sequence.

Parameters

- **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.
- Timing: Pointer to SRAM control timing structure
- ExtTiming: Pointer to SRAM extended mode timing

structure

Return values 

• HAL status

Notes • None.

### 43.2.6.2 HAL SRAM Delnit

Function Name HAL\_StatusTypeDef HAL\_SRAM\_DeInit (

SRAM\_HandleTypeDef \* hsram)

**Function Description** 

Performs the SRAM device De-initialization sequence.

**Parameters** 

 hsram: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

Return values 
• HAL status

Notes

None.

### 43.2.6.3 HAL\_SRAM\_MspInit

Function Name void HAL\_SRAM\_MspInit ( SRAM\_HandleTypeDef \* hsram)

**Function Description** 

SRAM MSP Init.

**Parameters** 

 hsram: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

Return values

None.

Notes

None.

### 43.2.6.4 HAL SRAM MspDeInit

Function Name void HAL\_SRAM\_MspDeInit ( SRAM\_HandleTypeDef \* hsram)

**Function Description** 

SRAM MSP Delnit.

**Parameters** 

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

Return values

None.

Notes

None.

### 43.2.6.5 HAL\_SRAM\_DMA\_XferCpltCallback

Function Name void HAL\_SRAM\_DMA\_XferCpltCallback (

DMA\_HandleTypeDef \* hdma)

**Function Description** 

DMA transfer complete callback.

**Parameters** 

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

684/865 DocID025834 Rev 1



Return values • None.

Notes • None.

### 43.2.6.6 HAL\_SRAM\_DMA\_XferErrorCallback

Function Name void HAL\_SRAM\_DMA\_XferErrorCallback (

None.

DMA\_HandleTypeDef \* hdma)

**Function Description** 

DMA transfer complete error callback.

**Parameters** 

**hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

Return values •

Notes • None.

# 43.2.7 Input and Output functions

### 43.2.7.1 HAL\_SRAM\_Read\_8b

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Read\_8b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint8\_t \*

pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads 8-bit buffer from SRAM memory.

**Parameters** 

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress : Pointer to read start addresspDstBuffer : Pointer to destination buffer

• BufferSize : Size of the buffer to read from memory

Return values • HAL status

Notes • None.

### 43.2.7.2 HAL\_SRAM\_Write\_8b



Function Name HAL\_StatusTypeDef HAL\_SRAM\_Write\_8b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint8\_t \*

pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes 8-bit buffer to SRAM memory.

**Parameters** 

**hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress: Pointer to write start address
 pSrcBuffer: Pointer to source buffer to write
 BufferSize: Size of the buffer to write to memory

Return values

HAL status

Notes

None.

### 43.2.7.3 HAL\_SRAM\_Read\_16b

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Read\_16b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint16\_t

\* pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads 16-bit buffer from SRAM memory.

Parameters

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress : Pointer to read start addresspDstBuffer : Pointer to destination buffer

• **BufferSize**: Size of the buffer to read from memory

Return values

HAL status

Notes

None.

#### 43.2.7.4 HAL SRAM Write 16b

Function Name HAL StatusTypeDef HAL SRAM Write 16b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint16\_t

\* pSrcBuffer, uint32 t BufferSize)

**Function Description** 

Writes 16-bit buffer to SRAM memory.

Parameters

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

686/865 DocID025834 Rev 1



pAddress: Pointer to write start address
 pSrcBuffer: Pointer to source buffer to write
 BufferSize: Size of the buffer to write to memory

Return values

HAL status

Notes

None.

#### 43.2.7.5 HAL\_SRAM\_Read\_32b

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Read\_32b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint32\_t

\* pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads 32-bit buffer from SRAM memory.

**Parameters** 

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress : Pointer to read start addresspDstBuffer : Pointer to destination buffer

• **BufferSize**: Size of the buffer to read from memory

Return values

HAL status

Notes

None.

### 43.2.7.6 HAL\_SRAM\_Write\_32b

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Write\_32b (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint32\_t

\* pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes 32-bit buffer to SRAM memory.

**Parameters** 

• **hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress: Pointer to write start address
 pSrcBuffer: Pointer to source buffer to write
 BufferSize: Size of the buffer to write to memory

Return values

HAL status

Notes

None.

### 43.2.7.7 HAL\_SRAM\_Read\_DMA

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Read\_DMA (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint32\_t

\* pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads a Words data from the SRAM memory using DMA transfer.

Parameters

 hsram: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress: Pointer to read start addresspDstBuffer: Pointer to destination buffer

• BufferSize: Size of the buffer to read from memory

Return values

HAL status

Notes

None.

### 43.2.7.8 HAL\_SRAM\_Write\_DMA

Function Name HAL\_StatusTypeDef HAL\_SRAM\_Write\_DMA (

SRAM\_HandleTypeDef \* hsram, uint32\_t \* pAddress, uint32\_t

\* pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes a Words data buffer to SRAM memory using DMA transfer.

**Parameters** 

**hsram**: pointer to a SRAM\_HandleTypeDef structure that contains the configuration information for SRAM module.

pAddress : Pointer to write start addresspSrcBuffer : Pointer to source buffer to write

BufferSize: Size of the buffer to write to memory

Return values 

• HAL status

Notes 

None.

### 43.2.8 Control functions

#### 43.2.8.1 HAL\_SRAM\_WriteOperation\_Enable

**Function Name** HAL\_StatusTypeDef HAL\_SRAM\_WriteOperation\_Enable (

SRAM\_HandleTypeDef \* hsram)

**Function Description** Enables dynamically SRAM write operation.

**Parameters hsram**: pointer to a SRAM\_HandleTypeDef structure that

contains the configuration information for SRAM module.

Return values **HAL** status

Notes None.

#### 43.2.8.2 HAL\_SRAM\_WriteOperation\_Disable

**Function Name** HAL\_StatusTypeDef HAL\_SRAM\_WriteOperation\_Disable (

SRAM\_HandleTypeDef \* hsram)

Disables dynamically SRAM write operation. **Function Description** 

**Parameters hsram**: pointer to a SRAM HandleTypeDef structure that

contains the configuration information for SRAM module.

Return values **HAL** status

Notes None.

#### 43.2.9 State functions

#### 43.2.9.1 **HAL\_SRAM\_GetState**

**Function Name** HAL\_SRAM\_StateTypeDef HAL\_SRAM\_GetState (

SRAM\_HandleTypeDef \* hsram)

**Function Description** Returns the SRAM controller state.

**Parameters hsram**: pointer to a SRAM\_HandleTypeDef structure that

contains the configuration information for SRAM module.

Return values **HAL** state

Notes None.

# 43.3 SRAM Firmware driver defines

## 43.3.1 SRAM

SRAM

### 44 HAL SDRAM Generic Driver

## 44.1 SDRAM Firmware driver registers structures

### 44.1.1 SDRAM\_HandleTypeDef

**SDRAM\_HandleTypeDef** is defined in the stm32f4xx\_hal\_sdram.h **Data Fields** 

- FMC\_SDRAM\_TypeDef \* Instance
- FMC\_SDRAM\_InitTypeDef Init
- \_\_IO HAL\_SDRAM\_StateTypeDef State
- HAL\_LockTypeDef Lock
- DMA\_HandleTypeDef \* hdma

#### **Field Documentation**

- FMC\_SDRAM\_TypeDef\* SDRAM\_HandleTypeDef::Instance
  - Register base address
- FMC\_SDRAM\_InitTypeDef SDRAM\_HandleTypeDef::Init
  - SDRAM device configuration parameters
- \_\_IO HAL\_SDRAM\_StateTypeDef SDRAM\_HandleTypeDef::State
  - SDRAM access state
- HAL\_LockTypeDef SDRAM\_HandleTypeDef::Lock
  - SDRAM locking object
- DMA\_HandleTypeDef\* SDRAM\_HandleTypeDef::hdma
  - Pointer DMA handler

# 44.2 SDRAM Firmware driver API description

The following section lists the various functions of the SDRAM library.

### 44.2.1 How to use this driver

This driver is a generic layered driver which contains a set of APIs used to control SDRAM memories. It uses the FMC layer functions to interface with SDRAM devices. The following sequence should be followed to configure the FMC to interface with SDRAM memories:

- 1. Declare a SDRAM\_HandleTypeDef handle structure, for example: SDRAM\_HandleTypeDef hdsram
  - Fill the SDRAM\_HandleTypeDef handle "Init" field with the allowed values of the structure member.
  - Fill the SDRAM\_HandleTypeDef handle "Instance" field with a predefined base register instance for NOR or SDRAM device
- Declare a FMC\_SDRAM\_TimingTypeDef structure; for example: FMC\_SDRAM\_TimingTypeDef Timing; and fill its fields with the allowed values of the structure member.



- 3. Initialize the SDRAM Controller by calling the function HAL\_SDRAM\_Init(). This function performs the following sequence:
  - a. MSP hardware layer configuration using the function HAL\_SDRAM\_MspInit()
  - Control register configuration using the FMC SDRAM interface function FMC\_SDRAM\_Init()
  - c. Timing register configuration using the FMC SDRAM interface function FMC\_SDRAM\_Timing\_Init()
  - d. Program the SDRAM external device by applying its initialization sequence according to the device plugged in your hardware. This step is mandatory for accessing the SDRAM device.
- 4. At this stage you can perform read/write accesses from/to the memory connected to the SDRAM Bank. You can perform either polling or DMA transfer using the following APIs:
  - HAL\_SDRAM\_Read()/HAL\_SDRAM\_Write() for polling read/write access
  - HAL\_SDRAM\_Read\_DMA()/HAL\_SDRAM\_Write\_DMA() for DMA read/write transfer
- 5. You can also control the SDRAM device by calling the control APIs HAL\_SDRAM\_WriteOperation\_Enable()/ HAL\_SDRAM\_WriteOperation\_Disable() to respectively enable/disable the SDRAM write operation or the function HAL\_SDRAM\_SendCommand() to send a specified command to the SDRAM device. The command to be sent must be configured with the FMC\_SDRAM\_CommandTypeDef structure.
- 6. You can continuously monitor the SDRAM device HAL state by calling the function HAL\_SDRAM\_GetState()

### 44.2.2 SDRAM Initialization and de\_initialization functions

This section provides functions allowing to initialize/de-initialize the SDRAM memory

- HAL SDRAM Init()
- HAL\_SDRAM\_DeInit()
- HAL\_SDRAM\_MspInit()
- HAL\_SDRAM\_MspDeInit()
- HAL SDRAM IRQHandler()
- HAL\_SDRAM\_RefreshErrorCallback()
- HAL\_SDRAM\_DMA\_XferCpltCallback()
- HAL SDRAM DMA XferErrorCallback()

### 44.2.3 SDRAM Input and Output functions

This section provides functions allowing to use and control the SDRAM memory

- HAL\_SDRAM\_Read\_8b()
- HAL SDRAM Write 8b()
- HAL\_SDRAM\_Read\_16b()
- HAL\_SDRAM\_Write\_16b()
- HAL\_SDRAM\_Read\_32b()
- HAL\_SDRAM\_Write\_32b()
- HAL\_SDRAM\_Read\_DMA()
- HAL SDRAM Write DMA()

#### 44.2.4 SDRAM Control functions

This subsection provides a set of functions allowing to control dynamically the SDRAM interface.

- HAL\_SDRAM\_WriteProtection\_Enable()
- HAL\_SDRAM\_WriteProtection\_Disable()
- HAL\_SDRAM\_SendCommand()
- HAL\_SDRAM\_ProgramRefreshRate()
- HAL\_SDRAM\_SetAutoRefreshNumber()
- HAL SDRAM GetModeStatus()

### 44.2.5 SDRAM State functions

This subsection permits to get in run-time the status of the SDRAM controller and the data flow.

HAL\_SDRAM\_GetState()

### 44.2.6 Initialization and de-initialization functions

### 44.2.6.1 HAL SDRAM Init

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Init (

SDRAM\_HandleTypeDef \* hsdram,
FMC\_SDRAM\_TimingTypeDef \* Timing)

**Function Description** 

Performs the SDRAM device initialization sequence.

**Parameters** 

 hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

Timing: Pointer to SDRAM control timing structure

Return values

HAL status

Notes

None.

### 44.2.6.2 HAL\_SDRAM\_Delnit

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Delnit (

SDRAM\_HandleTypeDef \* hsdram)

**Function Description** 

Perform the SDRAM device initialization sequence.

**Parameters** 

• **hsdram**: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

Return values 

• HAL status

Notes • None.

57

DocID025834 Rev 1

693/865

### 44.2.6.3 HAL\_SDRAM\_MspInit

Function Name void HAL\_SDRAM\_MspInit ( SDRAM\_HandleTypeDef \*

hsdram)

Function Description SDRAM MSP Init.

Parameters • hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

Return values • None.

Notes • None.

### 44.2.6.4 HAL\_SDRAM\_MspDeInit

Function Name void HAL\_SDRAM\_MspDeInit ( SDRAM\_HandleTypeDef \*

hsdram)

Function Description SDRAM MSP Delnit.

• hsdram: pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

Return values • None.

Notes • None.

### 44.2.6.5 HAL SDRAM IRQHandler

Function Name void HAL\_SDRAM\_IRQHandler ( SDRAM\_HandleTypeDef \*

hsdram)

Function Description This function handles SDRAM refresh error interrupt request.

• hsdram: pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

694/865 DocID025834 Rev 1



Return values 

• HAL status

Notes • None.

### 44.2.6.6 HAL\_SDRAM\_RefreshErrorCallback

Function Name void HAL\_SDRAM\_RefreshErrorCallback (

SDRAM\_HandleTypeDef \* hsdram)

**Function Description** 

SDRAM Refresh error callback.

**Parameters** 

**hsdram**: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

Return values • None.

Notes • None.

### 44.2.6.7 HAL\_SDRAM\_DMA\_XferCpltCallback

Function Name void HAL\_SDRAM\_DMA\_XferCpltCallback (

DMA\_HandleTypeDef \* hdma)

**Function Description** 

DMA transfer complete callback.

Parameters

hdma: pointer to a DMA\_HandleTypeDef structure that contains the configuration information for the specified DMA

module.

Return values • None.

Notes 

None.

## 44.2.6.8 HAL\_SDRAM\_DMA\_XferErrorCallback

Function Name void HAL\_SDRAM\_DMA\_XferErrorCallback (

DMA\_HandleTypeDef \* hdma)



Function Description DMA transfer complete error callback.

Parameters • hdma: DMA handle

Return values • None.

Notes • None.

### 44.2.7 Input and Output functions

## 44.2.7.1 HAL\_SDRAM\_Read\_8b

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Read\_8b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint8\_t \* pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads 8-bit data buffer from the SDRAM memory.

**Parameters** 

 hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to read start addresspDstBuffer: Pointer to destination buffer

• BufferSize : Size of the buffer to read from memory

Return values

HAL status

Notes

• None.

### 44.2.7.2 HAL\_SDRAM\_Write\_8b

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Write\_8b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint8\_t \* pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes 8-bit data buffer to SDRAM memory.

**Parameters** 

 hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to write start address
 pSrcBuffer: Pointer to source buffer to write
 BufferSize: Size of the buffer to write to memory

Return values • HAL status

Notes 

None.

696/865 DocID025834 Rev 1



#### 44.2.7.3 HAL SDRAM Read 16b

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Read\_16b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint16\_t \* pDstBuffer, uint32\_t BufferSize)

**Function Description** 

Reads 16-bit data buffer from the SDRAM memory.

**Parameters** 

• **hsdram**: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to read start addresspDstBuffer: Pointer to destination buffer

• **BufferSize**: Size of the buffer to read from memory

Return values

HAL status

Notes

None.

### 44.2.7.4 HAL\_SDRAM\_Write\_16b

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Write\_16b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint16\_t \* pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes 16-bit data buffer to SDRAM memory.

**Parameters** 

 hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to write start address
 pSrcBuffer: Pointer to source buffer to write
 BufferSize: Size of the buffer to write to memory

Return values

HAL status

Notes

None.

#### 44.2.7.5 HAL\_SDRAM\_Read\_32b



Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Read\_32b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint32\_t \* pDstBuffer, uint32\_t BufferSize)

Function Description

Reads 32-bit data buffer from the SDRAM memory.

**Parameters** 

• **hsdram**: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to read start address
 pDstBuffer: Pointer to destination buffer

• **BufferSize**: Size of the buffer to read from memory

Return values

HAL status

Notes

None.

### 44.2.7.6 HAL\_SDRAM\_Write\_32b

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Write\_32b (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint32\_t \* pSrcBuffer, uint32\_t BufferSize)

**Function Description** 

Writes 32-bit data buffer to SDRAM memory.

**Parameters** 

• **hsdram**: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to write start address
pSrcBuffer: Pointer to source buffer to write
BufferSize: Size of the buffer to write to memory

Return values

HAL status

Notes

• None.

#### 44.2.7.7 HAL SDRAM Read DMA

Function Name HAL StatusTypeDef HAL SDRAM Read DMA (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint32 t\*pDstBuffer, uint32 t BufferSize)

Function Description Reads a Words data from the SDRAM memory using DMA

transfer.

• hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

pAddress: Pointer to read start addresspDstBuffer: Pointer to destination buffer

BufferSize: Size of the buffer to read from memory

Return values • HAL status

Notes 

None.

### 44.2.7.8 HAL\_SDRAM\_Write\_DMA

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_Write\_DMA (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t \* pAddress,

uint32\_t \* pSrcBuffer, uint32\_t BufferSize)

Function Description Writes a Words data buffer to SDRAM memory using DMA

transfer.

Parameters • hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

• **pAddress**: Pointer to write start address

• **pSrcBuffer**: Pointer to source buffer to write

• BufferSize : Size of the buffer to write to memory

Return values • HAL status

Notes • None.

### 44.2.8 Control functions

### 44.2.8.1 HAL\_SDRAM\_WriteProtection\_Enable

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_WriteProtection\_Enable (

SDRAM\_HandleTypeDef \* hsdram)

Function Description Enables dynamically SDRAM write protection.

Parameters • hsdram : pointer to a SDRAM HandleTypeDef s

 hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

Return values • HAL status

Notes • None.

### 44.2.8.2 HAL\_SDRAM\_WriteProtection\_Disable

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_WriteProtection\_Disable (

SDRAM\_HandleTypeDef \* hsdram)

Function Description Disables dynamically SDRAM write protection.

Parameters • hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

Return values • HAL status

Notes • None.

### 44.2.8.3 HAL\_SDRAM\_SendCommand

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_SendCommand (

SDRAM\_HandleTypeDef \* hsdram,

 $\label{lem:fmc_sdr} FMC\_SDRAM\_CommandTypeDef * Command, uint 32\_t$ 

Timeout)

Function Description Sends Command to the SDRAM bank.

Parameters • hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

• Command: SDRAM command structure

• Timeout : Timeout duration

Return values • HAL status

Notes 

None.

### 44.2.8.4 HAL\_SDRAM\_ProgramRefreshRate

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_ProgramRefreshRate (

SDRAM\_HandleTypeDef \* hsdram, uint32\_t RefreshRate)

Function Description Programs the SDRAM Memory Refresh rate.

700/865 DocID025834 Rev 1



Parameters

• hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

• RefreshRate: The SDRAM refresh rate value

Return values

• HAL status

Notes

• None.

### 44.2.8.5 HAL\_SDRAM\_SetAutoRefreshNumber

Function Name HAL\_StatusTypeDef HAL\_SDRAM\_SetAutoRefreshNumber (

**SDRAM\_HandleTypeDef** \* hsdram, uint32\_t

AutoRefreshNumber)

Function Description Sets the Number of consecutive SDRAM Memory auto Refresh

commands.

Parameters • hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.AutoRefreshNumber: The SDRAM auto Refresh number

Return values • HAL status

Notes • None.

### 44.2.8.6 HAL\_SDRAM\_GetModeStatus

Function Name uint32\_t HAL\_SDRAM\_GetModeStatus (

SDRAM\_HandleTypeDef \* hsdram)

Function Description Returns the SDRAM memory current mode.

• hsdram: pointer to a SDRAM\_HandleTypeDef structure that contains the configuration information for SDRAM module.

Return values • The SDRAM memory mode.

Notes • None.

### 44.2.9 State functions

### 44.2.9.1 HAL\_SDRAM\_GetState

Function Name HAL\_SDRAM\_StateTypeDef HAL\_SDRAM\_GetState (

SDRAM\_HandleTypeDef \* hsdram)

Function Description Returns the SDRAM state.

• hsdram : pointer to a SDRAM\_HandleTypeDef structure that

contains the configuration information for SDRAM module.

Return values • HAL state

Notes • None.

## 44.3 SDRAM Firmware driver defines

## 44.3.1 SDRAM

**SDRAM** 

UM1725 HAL SPI Generic Driver

### 45 HAL SPI Generic Driver

# 45.1 SPI Firmware driver registers structures

### 45.1.1 SPI\_HandleTypeDef

*SPI\_HandleTypeDef* is defined in the stm32f4xx\_hal\_spi.h **Data Fields** 

- SPI\_TypeDef \* Instance
- SPI\_InitTypeDef Init
- uint8 t \* pTxBuffPtr
- uint16\_t TxXferSize
- uint16\_t TxXferCount
- uint8\_t \* pRxBuffPtr
- uint16 t RxXferSize
- uint16 t RxXferCount
- DMA HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- void(\* RxISR
- void(\* TxISR
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_SPI\_StateTypeDef State
- \_\_IO HAL\_SPI\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- SPI TypeDef\* SPI HandleTypeDef::Instance
- SPI\_InitTypeDef SPI\_HandleTypeDef::Init
- uint8\_t\* SPI\_HandleTypeDef::pTxBuffPtr
- uint16\_t SPI\_HandleTypeDef::TxXferSize
- uint16 t SPI HandleTypeDef::TxXferCount
- uint8 t\* SPI HandleTypeDef::pRxBuffPtr
- uint16\_t SPI\_HandleTypeDef::RxXferSize
- uint16\_t SPI\_HandleTypeDef::RxXferCount
- DMA HandleTypeDef\* SPI HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* SPI\_HandleTypeDef::hdmarx
- void(\* SPI\_HandleTypeDef::RxISR)(struct \_\_SPI\_HandleTypeDef \*hspi)
- void(\* SPI HandleTypeDef::TxISR)(struct SPI HandleTypeDef \*hspi)
- HAL\_LockTypeDef SPI\_HandleTypeDef::Lock
- \_\_IO HAL\_SPI\_StateTypeDef SPI\_HandleTypeDef::State
- IO HAL SPI ErrorTypeDef SPI HandleTypeDef::ErrorCode

### 45.1.2 SPI\_InitTypeDef

**SPI** InitTypeDef is defined in the stm32f4xx hal spi.h



#### **Data Fields**

- uint32\_t Mode
- uint32\_t Direction
- uint32 t DataSize
- uint32\_t CLKPolarity
- uint32\_t CLKPhase
- uint32 t NSS
- uint32 t BaudRatePrescaler
- uint32 t FirstBit
- uint32 t TIMode
- uint32\_t CRCCalculation
- uint32 t CRCPolynomial

#### **Field Documentation**

- uint32 t SPI InitTypeDef::Mode
  - Specifies the SPI operating mode. This parameter can be a value of SPI\_mode
- uint32\_t SPI\_InitTypeDef::Direction
  - Specifies the SPI Directional mode state. This parameter can be a value of SPI Direction mode
- uint32\_t SPI\_InitTypeDef::DataSize
  - Specifies the SPI data size. This parameter can be a value of SPI\_data\_size
- uint32\_t SPI\_InitTypeDef::CLKPolarity
  - Specifies the serial clock steady state. This parameter can be a value of SPI\_Clock\_Polarity
- uint32\_t SPI\_InitTypeDef::CLKPhase
  - Specifies the clock active edge for the bit capture. This parameter can be a value of SPI\_Clock\_Phase
- uint32 t SPI InitTypeDef::NSS
  - Specifies whether the NSS signal is managed by hardware (NSS pin) or by software using the SSI bit. This parameter can be a value of SPI Slave Select management
- uint32\_t SPI\_InitTypeDef::BaudRatePrescaler
  - Specifies the Baud Rate prescaler value which will be used to configure the transmit and receive SCK clock. This parameter can be a value of SPI\_BaudRate\_Prescaler
- uint32\_t SPI\_InitTypeDef::FirstBit
  - Specifies whether data transfers start from MSB or LSB bit. This parameter can be a value of SPI MSB LSB transmission
- uint32\_t SPI\_InitTypeDef::TIMode
  - Specifies if the TI mode is enabled or not. This parameter can be a value of SPI TI mode
- uint32\_t SPI\_InitTypeDef::CRCCalculation
  - Specifies if the CRC calculation is enabled or not. This parameter can be a value of SPI CRC Calculation
- uint32\_t SPI\_InitTypeDef::CRCPolynomial
  - Specifies the polynomial used for the CRC calculation. This parameter must be a number between Min Data = 0 and Max Data = 65535



UM1725 HAL SPI Generic Driver

### 45.1.3 SPI\_TypeDef

SPI\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- IO uint32 t CR1
- IO uint32 t CR2
- \_\_IO uint32\_t SR
- IO uint32 t DR
- IO uint32 t CRCPR
- IO uint32 t RXCRCR
- \_\_IO uint32\_t TXCRCR
- \_\_IO uint32\_t I2SCFGR
- \_\_IO uint32\_t I2SPR

#### **Field Documentation**

- \_\_IO uint32\_t SPI\_TypeDef::CR1
  - SPI control register 1 (not used in I2S mode), Address offset: 0x00
- \_\_IO uint32\_t SPI\_TypeDef::CR2
  - SPI control register 2, Address offset: 0x04
- \_\_IO uint32\_t SPI\_TypeDef::SR
  - SPI status register, Address offset: 0x08
- \_\_IO uint32\_t SPI\_TypeDef::DR
  - SPI data register, Address offset: 0x0C
- IO uint32 t SPI TypeDef::CRCPR
  - SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10
- \_\_IO uint32\_t SPI\_TypeDef::RXCRCR
  - SPI RX CRC register (not used in I2S mode), Address offset: 0x14
- \_\_IO uint32\_t SPI\_TypeDef::TXCRCR
  - SPI TX CRC register (not used in I2S mode), Address offset: 0x18
- \_\_IO uint32\_t SPI\_TypeDef::I2SCFGR
  - SPI\_I2S configuration register, Address offset: 0x1C
- \_\_IO uint32\_t SPI\_TypeDef::I2SPR
  - SPI\_I2S prescaler register, Address offset: 0x20

# 45.2 SPI Firmware driver API description

The following section lists the various functions of the SPI library.

### 45.2.1 How to use this driver

The SPI HAL driver can be used as follows:

- Declare a SPI\_HandleTypeDef handle structure, for example: SPI\_HandleTypeDef hspi;
- 2. Initialize the SPI low level resources by implementing the HAL\_SPI\_MspInit ()API:
  - a. Enable the SPIx interface clock

- b. SPI pins configuration
  - Enable the clock for the SPI GPIOs
  - Configure these SPI pins as alternate function push-pull
- c. NVIC configuration if you need to use interrupt process
  - Configure the SPIx interrupt priority
  - Enable the NVIC SPI IRQ handle
- d. DMA Configuration if you need to use DMA process
  - Declare a DMA\_HandleTypeDef handle structure for the transmit or receive stream
  - Enable the DMAx interface clock using
  - Configure the DMA handle parameters
  - Configure the DMA Tx or Rx Stream
  - Associate the initilalized hdma tx handle to the hspi DMA Tx or Rx handle
  - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx or Rx Stream
- 3. Program the Mode, Direction, Data size, Baudrate Prescaler, NSS management, Clock polarity and phase, FirstBit and CRC configuration in the hspi Init structure.
- 4. Initialize the SPI registers by calling the HAL\_SPI\_Init() API:
  - This API configures also the low level Hardware GPIO, CLOCK, CORTEX...etc)
     by calling the customed HAL SPI MspInit() API.

#### 45.2.2 Initialization and de-initialization functions

This subsection provides a set of functions allowing to initialize and de-initialiaze the SPIx peripheral:

- User must implement HAL\_SPI\_MspInit() function in which he configures all related peripherals resources (CLOCK, GPIO, DMA, IT and NVIC).
- Call the function HAL\_SPI\_Init() to configure the selected device with the selected configuration:
  - Mode
  - Direction
  - Data Size
  - Clock Polarity and Phase
  - NSS Management
  - BaudRate Prescaler
  - FirstBit
  - TIMode
  - CRC Calculation
  - CRC Polynomial if CRC enabled
- Call the function HAL\_SPI\_Delnit() to restore the default configuration of the selected SPIx periperal.
- HAL\_SPI\_Init()
- HAL\_SPI\_DeInit()
- HAL SPI MspInit()
- HAL\_SPI\_MspDeInit()

### 45.2.3 IO operation functions

The SPI supports master and slave mode:

1. There are two modes of transfer:

UM1725 HAL SPI Generic Driver

 Blocking mode: The communication is performed in polling mode. The HAL status of all data processing is returned by the same function after finishing transfer.

- No-Blocking mode: The communication is performed using Interrupts or DMA, These APIs return the HAL status. The end of the data processing will be indicated through the dedicated SPI IRQ when using Interrupt mode or the DMA IRQ when using DMA mode. The HAL\_SPI\_TxCpltCallback(), HAL\_SPI\_RxCpltCallback() and HAL\_SPI\_TxRxCpltCallback() user callbacks will be executed respectivelly at the end of the transmit or Receive process The HAL\_SPI\_ErrorCallback()user callback will be executed when a communication error is detected
- 2. Blocking mode APIs are:
  - HAL\_SPI\_Transmit()in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL\_SPI\_Receive() in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL SPI TransmitReceive() in full duplex mode
- 3. Non Blocking mode API's with Interrupt are:
  - HAL\_SPI\_Transmit\_IT()in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL SPI Receive IT() in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL\_SPI\_TransmitReceive\_IT()in full duplex mode
  - HAL SPI IRQHandler()
- 4. Non Blocking mode functions with DMA are:
  - HAL\_SPI\_Transmit\_DMA()in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL\_SPI\_Receive\_DMA() in 1Line (simplex) and 2Lines (full duplex) mode
  - HAL\_SPI\_TransmitReceie\_DMA() in full duplex mode
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_SPI\_TxCpltCallback()
  - HAL SPI RxCpltCallback()
  - HAL SPI ErrorCallback()
  - HAL\_SPI\_TxRxCpltCallback()
- HAL\_SPI\_Transmit()
- HAL\_SPI\_Receive()
- HAL\_SPI\_TransmitReceive()
- HAL\_SPI\_Transmit\_IT()
- HAL SPI Receive IT()
- HAL\_SPI\_TransmitReceive\_IT()
- HAL\_SPI\_Transmit\_DMA()
- HAL SPI Receive DMA()
- HAL\_SPI\_TransmitReceive\_DMA()
- HAL\_SPI\_IRQHandler()
- HAL SPI TxCpltCallback()
- HAL\_SPI\_RxCpltCallback()
- HAL\_SPI\_TxRxCpltCallback()
- HAL SPI ErrorCallback()

#### 45.2.4 Peripheral State and Errors functions

This subsection provides a set of functions allowing to control the SPI.

- HAL\_SPI\_GetState() API can be helpful to check in run-time the state of the SPI peripheral
- HAL\_SPI\_GetError() check in run-time Errors occurring during communication
- HAL\_SPI\_GetState()
- HAL SPI GetError()

### 45.2.5 Initialization and de-initialization functions

### 45.2.5.1 HAL\_SPI\_Init

Function Name HAL\_StatusTypeDef HAL\_SPI\_Init ( SPI\_HandleTypeDef \*

hspi)

Function Description Initializes the SPI according to the specified parameters in the

SPI\_InitTypeDef and create the associated handle.

Parameters • hspi: pointer to a SPI\_HandleTypeDef structure that

contains the configuration information for SPI module.

Return values • HAL status

Notes • None.

### 45.2.5.2 HAL\_SPI\_DeInit

Function Name HAL\_StatusTypeDef HAL\_SPI\_DeInit ( SPI\_HandleTypeDef \*

hspi)

**Function Description** 

Delnitializes the SPI peripheral.

Parameters

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

HAL status

Notes

• None.

### 45.2.5.3 HAL SPI MspInit

Function Name void HAL\_SPI\_MspInit ( SPI\_HandleTypeDef \* hspi)

Function Description

SPI MSP Init.

**Parameters** 

• **hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

None.

Notes

None.

708/865 DocID025834 Rev 1



UM1725 HAL SPI Generic Driver

### 45.2.5.4 HAL\_SPI\_MspDeInit

Function Name void HAL\_SPI\_MspDeInit ( SPI\_HandleTypeDef \* hspi)

**Function Description** 

SPI MSP Delnit.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

None.

Notes

None.

### 45.2.6 IO operation functions

### 45.2.6.1 HAL\_SPI\_Transmit

Function Name HAL\_StatusTypeDef HAL\_SPI\_Transmit ( SPI\_HandleTypeDef

\* hspi, uint8\_t \* pData, uint16\_t Size, uint32\_t Timeout)

**Function Description** 

Transmit an amount of data in blocking mode.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

pData: pointer to data bufferSize: amount of data to be sent

Timeout: Timeout duration

Return values 

• HAL status

Notes 

None.

### 45.2.6.2 HAL\_SPI\_Receive

Function Name HAL\_StatusTypeDef HAL\_SPI\_Receive ( SPI\_HandleTypeDef \*

hspi, uint8 t \* pData, uint16 t Size, uint32 t Timeout)

**Function Description** 

Receive an amount of data in blocking mode.

**Parameters** 

**hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

pData: pointer to data buffer
 Size: amount of data to be sent
 Timeout: Timeout duration

Return values

HAL status

Notes

None.

### 45.2.6.3 HAL SPI TransmitReceive

Function Name HAL\_StatusTypeDef HAL\_SPI\_TransmitReceive (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16\_t Size, uint32\_t Timeout)

**Function Description** 

Transmit and Receive an amount of data in blocking mode.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

• pTxData: pointer to transmission data buffer

pRxData: pointer to reception data buffer to be

Size : amount of data to be sentTimeout : Timeout duration

Return values

HAL status

Notes

None.

### 45.2.6.4 HAL\_SPI\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_SPI\_Transmit\_IT (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Transmit an amount of data in no-blocking mode with Interrupt.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

pData : pointer to data bufferSize : amount of data to be sent

Return values 

• HAL status



> Notes None.

#### 45.2.6.5 HAL\_SPI\_Receive\_IT

**Function Name** HAL\_StatusTypeDef HAL\_SPI\_Receive\_IT (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Receive an amount of data in no-blocking mode with Interrupt.

**Parameters** 

hspi: pointer to a SPI HandleTypeDef structure that contains the configuration information for SPI module.

pData: pointer to data buffer Size: amount of data to be sent

Return values

**HAL** status

Notes

None.

#### 45.2.6.6 HAL\_SPI\_TransmitReceive\_IT

**Function Name** HAL\_StatusTypeDef HAL\_SPI\_TransmitReceive\_IT (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16\_t Size)

Transmit and Receive an amount of data in no-blocking mode **Function Description** 

with Interrupt.

**Parameters** hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

pTxData: pointer to transmission data buffer

pRxData: pointer to reception data buffer to be

Size: amount of data to be sent

Return values **HAL** status

Notes None.

#### 45.2.6.7 HAL\_SPI\_Transmit\_DMA



Function Name HAL\_StatusTypeDef HAL\_SPI\_Transmit\_DMA (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Transmit an amount of data in no-blocking mode with DMA.

**Parameters** 

**hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

pData : pointer to data bufferSize : amount of data to be sent

Return values 

• HAL status

Notes 

None.

### 45.2.6.8 HAL\_SPI\_Receive\_DMA

Function Name HAL StatusTypeDef HAL SPI Receive DMA (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Receive an amount of data in no-blocking mode with DMA.

Parameters

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

• pData: pointer to data buffer

Parameters • Size: amount of data to be sent

Return values 

• HAL status

Notes 

• When the CRC feature is enabled the pData Length must be

Size + 1.

### 45.2.6.9 HAL\_SPI\_TransmitReceive\_DMA

Function Name HAL\_StatusTypeDef HAL\_SPI\_TransmitReceive\_DMA (

SPI\_HandleTypeDef \* hspi, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16\_t Size)

Function Description Transmit and Receive an amount of data in no-blocking mode

with DMA.

• **hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

• pTxData: pointer to transmission data buffer

712/865 DocID025834 Rev 1



UM1725 HAL SPI Generic Driver

• pRxData: pointer to reception data buffer

Parameters • Size: amount of data to be sent

Return values • HAL status

Notes • When the CRC feature is enabled the pRxData Length must

be Size + 1

### 45.2.6.10 HAL\_SPI\_IRQHandler

Function Name void HAL\_SPI\_IRQHandler ( SPI\_HandleTypeDef \* hspi)

**Function Description** 

This function handles SPI interrupt request.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

HAL status

Notes

None.

### 45.2.6.11 HAL\_SPI\_TxCpltCallback

Function Name void HAL\_SPI\_TxCpltCallback ( SPI\_HandleTypeDef \* hspi)

**Function Description** 

Tx Transfer completed callbacks.

**Parameters** 

• **hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

None.

Notes

None.

### 45.2.6.12 HAL\_SPI\_RxCpltCallback

Function Name void HAL\_SPI\_RxCpltCallback ( SPI\_HandleTypeDef \* hspi)

Function Description Rx Transfer completed callbacks.

Parameters • hspi: pointer to a SPI\_HandleTypeDef structure that

contains the configuration information for SPI module.

Return values • None.

Notes • None.

### 45.2.6.13 HAL\_SPI\_TxRxCpltCallback

Function Name void HAL\_SPI\_TxRxCpltCallback ( SPI\_HandleTypeDef \* hspi)

Function Description Tx and Rx Transfer completed callbacks.

• hspi: pointer to a SPI\_HandleTypeDef structure that

contains the configuration information for SPI module.

Return values • None.

Notes • None.

#### 45.2.6.14 HAL\_SPI\_ErrorCallback

Function Name void HAL\_SPI\_ErrorCallback ( SPI\_HandleTypeDef \* hspi)

Function Description SPI error callbacks.

• **hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values • None.

Notes • None.

### 45.2.7 Peripheral State and Errors functions

### 45.2.7.1 HAL\_SPI\_GetState

UM1725 HAL SPI Generic Driver

Function Name HAL\_SPI\_StateTypeDef HAL\_SPI\_GetState (

SPI\_HandleTypeDef \* hspi)

**Function Description** 

Return the SPI state.

**Parameters** 

 hspi: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values 

• HAL state

Notes • None.

### 45.2.7.2 HAL\_SPI\_GetError

Function Name HAL\_SPI\_ErrorTypeDef HAL\_SPI\_GetError (

SPI\_HandleTypeDef \* hspi)

**Function Description** 

Return the SPI error code.

**Parameters** 

• **hspi**: pointer to a SPI\_HandleTypeDef structure that contains the configuration information for SPI module.

Return values

SPI Error Code

Notes

None.

### 45.3 SPI Firmware driver defines

### 45.3.1 SPI

SPI

SPI\_BaudRate\_Prescaler

- #define: SPI\_BAUDRATEPRESCALER\_2 ((uint32\_t)0x00000000)
- #define: SPI\_BAUDRATEPRESCALER\_4 ((uint32\_t)0x00000008)
- #define: SPI\_BAUDRATEPRESCALER\_8 ((uint32\_t)0x00000010)

- #define: SPI\_BAUDRATEPRESCALER\_16 ((uint32\_t)0x00000018)
- #define: SPI\_BAUDRATEPRESCALER\_32 ((uint32\_t)0x00000020)
- #define: SPI\_BAUDRATEPRESCALER\_64 ((uint32\_t)0x00000028)
- #define: SPI\_BAUDRATEPRESCALER\_128 ((uint32\_t)0x00000030)
- #define: SPI\_BAUDRATEPRESCALER\_256 ((uint32\_t)0x00000038)

### SPI\_Clock\_Phase

- #define: **SPI\_PHASE\_1EDGE** ((uint32\_t)0x00000000)
- #define: SPI\_PHASE\_2EDGE SPI\_CR1\_CPHA

### SPI\_Clock\_Polarity

- #define: SPI\_POLARITY\_LOW ((uint32\_t)0x00000000)
- #define: SPI\_POLARITY\_HIGH SPI\_CR1\_CPOL

#### SPI CRC Calculation

- #define: SPI\_CRCCALCULATION\_DISABLED ((uint32\_t)0x00000000)
- #define: SPI\_CRCCALCULATION\_ENABLED SPI\_CR1\_CRCEN

UM1725 HAL SPI Generic Driver

#### SPI data size

- #define: **SPI\_DATASIZE\_8BIT** ((uint32\_t)0x00000000)
- #define: SPI\_DATASIZE\_16BIT SPI\_CR1\_DFF

#### SPI\_Direction\_mode

- #define: SPI\_DIRECTION\_2LINES ((uint32\_t)0x00000000)
- #define: SPI\_DIRECTION\_2LINES\_RXONLY SPI\_CR1\_RXONLY
- #define: **SPI\_DIRECTION\_1LINE SPI\_CR1\_BIDIMODE**

#### SPI\_Flag\_definition

- #define: SPI\_FLAG\_RXNE SPI\_SR\_RXNE
- #define: SPI\_FLAG\_TXE SPI\_SR\_TXE
- #define: SPI\_FLAG\_CRCERR SPI\_SR\_CRCERR
- #define: **SPI\_FLAG\_MODF SPI\_SR\_MODF**
- #define: SPI\_FLAG\_OVR SPI\_SR\_OVR
- #define: SPI\_FLAG\_BSY SPI\_SR\_BSY

• #define: SPI\_FLAG\_FRE SPI\_SR\_FRE

### SPI\_Interrupt\_configuration\_definition

- #define: SPI\_IT\_TXE SPI\_CR2\_TXEIE
- #define: SPI\_IT\_RXNE SPI\_CR2\_RXNEIE
- #define: SPI\_IT\_ERR SPI\_CR2\_ERRIE

#### SPI mode

- #define: SPI\_MODE\_SLAVE ((uint32\_t)0x00000000)
- #define: SPI\_MODE\_MASTER (SPI\_CR1\_MSTR | SPI\_CR1\_SSI)

#### SPI\_MSB\_LSB\_transmission

- #define: **SPI\_FIRSTBIT\_MSB** ((uint32\_t)0x00000000)
- #define: SPI\_FIRSTBIT\_LSB SPI\_CR1\_LSBFIRST

### SPI\_Slave\_Select\_management

- #define: SPI\_NSS\_SOFT SPI\_CR1\_SSM
- #define: SPI\_NSS\_HARD\_INPUT ((uint32\_t)0x00000000)
- #define: SPI\_NSS\_HARD\_OUTPUT ((uint32\_t)0x00040000)

## SPI\_TI\_mode

• #define: SPI\_TIMODE\_DISABLED ((uint32\_t)0x00000000)

#define: SPI\_TIMODE\_ENABLED SPI\_CR2\_FRF

### 46 HAL TIM Generic Driver

# **46.1** TIM Firmware driver registers structures

### 46.1.1 TIM\_HandleTypeDef

TIM\_HandleTypeDef is defined in the stm32f4xx\_hal\_tim.h Data Fields

- TIM\_TypeDef \* Instance
- TIM\_Base\_InitTypeDef Init
- HAL TIM ActiveChannel Channel
- DMA\_HandleTypeDef \* hdma
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_TIM\_StateTypeDef State

#### **Field Documentation**

- TIM\_TypeDef\* TIM\_HandleTypeDef::Instance
  - Register base address
- TIM\_Base\_InitTypeDef TIM\_HandleTypeDef::Init
  - TIM Time Base required parameters
- HAL\_TIM\_ActiveChannel TIM\_HandleTypeDef::Channel
  - Active channel
- DMA\_HandleTypeDef\* TIM\_HandleTypeDef::hdma[7]
  - DMA Handlers array This array is accessed by a DMA\_Handle\_index
- HAL\_LockTypeDef TIM\_HandleTypeDef::Lock
  - Locking object
- \_\_IO HAL\_TIM\_StateTypeDef TIM\_HandleTypeDef::State
  - TIM operation state

### 46.1.2 TIM\_Base\_InitTypeDef

TIM\_Base\_InitTypeDef is defined in the stm32f4xx\_hal\_tim.h Data Fields

- uint32\_t Prescaler
- uint32 t CounterMode
- uint32\_t Period
- uint32\_t ClockDivision
- uint32\_t RepetitionCounter

#### **Field Documentation**

# uint32\_t TIM\_Base\_InitTypeDef::Prescaler

 Specifies the prescaler value used to divide the TIM clock. This parameter can be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF

## uint32\_t TIM\_Base\_InitTypeDef::CounterMode

 Specifies the counter mode. This parameter can be a value of *TIM Counter Mode*

## uint32\_t TIM\_Base\_InitTypeDef::Period

 Specifies the period value to be loaded into the active Auto-Reload Register at the next update event. This parameter can be a number between Min\_Data = 0x0000 and Max Data = 0xFFFF.

# • uint32\_t TIM\_Base\_InitTypeDef::ClockDivision

 Specifies the clock division. This parameter can be a value of TIM ClockDivision

## • uint32\_t TIM\_Base\_InitTypeDef::RepetitionCounter

Specifies the repetition counter value. Each time the RCR downcounter reaches zero, an update event is generated and counting restarts from the RCR value (N). This means in PWM mode that (N+1) corresponds to: the number of PWM periods in edge-aligned modethe number of half PWM period in center-aligned mode This parameter must be a number between Min\_Data = 0x00 and Max Data = 0xFF. This parameter is valid only for TIM1 and TIM8.

# 46.1.3 TIM\_OC\_InitTypeDef

TIM\_OC\_InitTypeDef is defined in the stm32f4xx\_hal\_tim.h

## **Data Fields**

- uint32\_t OCMode
- uint32 t Pulse
- uint32 t OCPolarity
- uint32 t OCNPolarity
- uint32 t OCFastMode
- uint32\_t OCldleState
- uint32 t OCNIdleState

## **Field Documentation**

- uint32\_t TIM\_OC\_InitTypeDef::OCMode
  - Specifies the TIM mode. This parameter can be a value of *TIM Output Compare and PWM modes*
- uint32\_t TIM\_OC\_InitTypeDef::Pulse
  - Specifies the pulse value to be loaded into the Capture Compare Register. This parameter can be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF
- uint32\_t TIM\_OC\_InitTypeDef::OCPolarity
  - Specifies the output polarity. This parameter can be a value of *TIM Output Compare Polarity*
- uint32\_t TIM\_OC\_InitTypeDef::OCNPolarity
  - Specifies the complementary output polarity. This parameter can be a value of *TIM Output Compare N Polarity*

- uint32 t TIM OC InitTypeDef::OCFastMode
  - Specifies the Fast mode state. This parameter can be a value of *TIM\_Output\_Fast\_State*
- uint32\_t TIM\_OC\_InitTypeDef::OCIdleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM Output Compare Idle State
- uint32\_t TIM\_OC\_InitTypeDef::OCNIdleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM\_Output\_Compare\_N\_Idle\_State

# 46.1.4 TIM\_IC\_InitTypeDef

TIM IC InitTypeDef is defined in the stm32f4xx hal tim.h

**Data Fields** 

- uint32 t ICPolarity
- uint32 t ICSelection
- uint32\_t ICPrescaler
- uint32 t ICFilter

#### **Field Documentation**

- uint32\_t TIM\_IC\_InitTypeDef::ICPolarity
  - Specifies the active edge of the input signal. This parameter can be a value of *TIM Input Capture Polarity*
- uint32 t TIM IC InitTypeDef::ICSelection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection
- uint32 t TIM IC InitTypeDef::ICPrescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM\_Input\_Capture\_Prescaler*
- uint32\_t TIM\_IC\_InitTypeDef::ICFilter
  - Specifies the input capture filter. This parameter can be a number between Min\_Data = 0x0 and Max\_Data = 0xF

# 46.1.5 TIM\_OnePulse\_InitTypeDef

**TIM\_OnePulse\_InitTypeDef** is defined in the stm32f4xx\_hal\_tim.h

## **Data Fields**

- uint32\_t OCMode
- uint32\_t Pulse
- uint32\_t OCPolarity
- uint32\_t OCNPolarity
- uint32\_t OCldleState
- uint32\_t OCNIdleState
- uint32\_t ICPolarity



- uint32 t ICSelection
- uint32 t ICFilter

## **Field Documentation**

- uint32\_t TIM\_OnePulse\_InitTypeDef::OCMode
  - Specifies the TIM mode. This parameter can be a value of TIM\_Output\_Compare\_and\_PWM\_modes
- uint32\_t TIM\_OnePulse\_InitTypeDef::Pulse
  - Specifies the pulse value to be loaded into the Capture Compare Register. This parameter can be a number between Min\_Data = 0x0000 and Max\_Data = 0xFFFF
- uint32\_t TIM\_OnePulse\_InitTypeDef::OCPolarity
  - Specifies the output polarity. This parameter can be a value of TIM\_Output\_Compare\_Polarity
- uint32\_t TIM\_OnePulse\_InitTypeDef::OCNPolarity
  - Specifies the complementary output polarity. This parameter can be a value of TIM\_Output\_Compare\_N\_Polarity
- uint32\_t TIM\_OnePulse\_InitTypeDef::OCldleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM Output Compare Idle State
- uint32 t TIM OnePulse InitTypeDef::OCNIdleState
  - Specifies the TIM Output Compare pin state during Idle state. This parameter can be a value of TIM Output Compare N Idle State
- uint32\_t TIM\_OnePulse\_InitTypeDef::ICPolarity
  - Specifies the active edge of the input signal. This parameter can be a value of TIM\_Input\_Capture\_Polarity
- uint32 t TIM OnePulse InitTypeDef::ICSelection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection
- uint32\_t TIM\_OnePulse\_InitTypeDef::ICFilter
  - Specifies the input capture filter. This parameter can be a number between Min\_Data = 0x0 and Max\_Data = 0xF

# 46.1.6 TIM\_ClockConfigTypeDef

 $\textbf{\textit{TIM\_ClockConfigTypeDef}} \ is \ defined \ in \ the \ stm32f4xx\_hal\_tim.h$ 

**Data Fields** 

- uint32 t ClockSource
- uint32 t ClockPolarity
- uint32\_t ClockPrescaler
- uint32\_t ClockFilter

## **Field Documentation**

uint32\_t TIM\_ClockConfigTypeDef::ClockSource



- TIM clock sources. This parameter can be a value of TIM\_Clock\_Source
- uint32\_t TIM\_ClockConfigTypeDef::ClockPolarity
  - TIM clock polarity. This parameter can be a value of TIM\_Clock\_Polarity
- uint32\_t TIM\_ClockConfigTypeDef::ClockPrescaler
  - TIM clock prescaler. This parameter can be a value of TIM\_Clock\_Prescaler
- uint32\_t TIM\_ClockConfigTypeDef::ClockFilter
  - TIM clock filter. This parameter can be a number between Min\_Data = 0x0 and Max\_Data = 0xF

# 46.1.7 TIM\_ClearInputConfigTypeDef

TIM\_ClearInputConfigTypeDef is defined in the stm32f4xx\_hal\_tim.h
Data Fields

- uint32 t ClearInputState
- uint32\_t ClearInputSource
- uint32\_t ClearInputPolarity
- uint32\_t ClearInputPrescaler
- uint32 t ClearInputFilter

## **Field Documentation**

- uint32\_t TIM\_ClearInputConfigTypeDef::ClearInputState
  - TIM clear Input state. This parameter can be ENABLE or DISABLE
- uint32 t TIM ClearInputConfigTypeDef::ClearInputSource
  - TIM clear Input sources. This parameter can be a value of TIM\_ClearInput\_Source
- uint32\_t TIM\_ClearInputConfigTypeDef::ClearInputPolarity
  - TIM Clear Input polarity. This parameter can be a value of TIM\_ClearInput\_Polarity
- uint32\_t TIM\_ClearInputConfigTypeDef::ClearInputPrescaler
  - TIM Clear Input prescaler. This parameter can be a value of TIM\_ClearInput\_Prescaler
- uint32\_t TIM\_ClearInputConfigTypeDef::ClearInputFilter
  - TIM Clear Input filter. This parameter can be a number between Min\_Data = 0x0 and Max Data = 0xF

# 46.1.8 TIM\_SlaveConfigTypeDef

TIM\_SlaveConfigTypeDef is defined in the stm32f4xx\_hal\_tim.h Data Fields

- uint32\_t SlaveMode
- uint32\_t InputTrigger
- uint32\_t TriggerPolarity
- uint32\_t TriggerPrescaler
- uint32\_t TriggerFilter

## **Field Documentation**

- uint32\_t TIM\_SlaveConfigTypeDef::SlaveMode
  - Slave mode selection. This parameter can be a value of TIM\_Slave\_Mode
- uint32 t TIM SlaveConfigTypeDef::InputTrigger
  - Input Trigger source. This parameter can be a value of TIM\_Trigger\_Selection
- uint32 t TIM SlaveConfigTypeDef::TriggerPolarity
  - Input Trigger polarity. This parameter can be a value of TIM\_Trigger\_Polarity
- uint32\_t TIM\_SlaveConfigTypeDef::TriggerPrescaler
  - Input trigger prescaler. This parameter can be a value of TIM\_Trigger\_Prescaler
- uint32\_t TIM\_SlaveConfigTypeDef::TriggerFilter
  - Input trigger filter. This parameter can be a number between Min\_Data = 0x0 and Max Data = 0xF

# 46.1.9 TIM\_Encoder\_InitTypeDef

**TIM\_Encoder\_InitTypeDef** is defined in the stm32f4xx\_hal\_tim.h **Data Fields** 

- uint32 t EncoderMode
- uint32 t IC1Polarity
- uint32\_t IC1Selection
- uint32\_t IC1Prescaler
- uint32 t IC1Filter
- uint32\_t IC2Polarity
- uint32\_t IC2Selection
- uint32 t IC2Prescaler
- uint32 t IC2Filter

## **Field Documentation**

- uint32\_t TIM\_Encoder\_InitTypeDef::EncoderMode
  - Specifies the active edge of the input signal. This parameter can be a value of TIM\_Encoder\_Mode
- uint32\_t TIM\_Encoder\_InitTypeDef::IC1Polarity
  - Specifies the active edge of the input signal. This parameter can be a value of *TIM Input Capture Polarity*
- uint32\_t TIM\_Encoder\_InitTypeDef::IC1Selection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection
- uint32\_t TIM\_Encoder\_InitTypeDef::IC1Prescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM\_Input\_Capture\_Prescaler*
- uint32\_t TIM\_Encoder\_InitTypeDef::IC1Filter
  - Specifies the input capture filter. This parameter can be a number between Min\_Data = 0x0 and Max\_Data = 0xF

- uint32\_t TIM\_Encoder\_InitTypeDef::IC2Polarity
  - Specifies the active edge of the input signal. This parameter can be a value of TIM\_Input\_Capture\_Polarity
- uint32\_t TIM\_Encoder\_InitTypeDef::IC2Selection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection
- uint32\_t TIM\_Encoder\_InitTypeDef::IC2Prescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM Input Capture Prescaler*
- uint32\_t TIM\_Encoder\_InitTypeDef::IC2Filter
  - Specifies the input capture filter. This parameter can be a number between
     Min\_Data = 0x0 and Max\_Data = 0xF

# 46.1.10 TIM\_TypeDef

TIM\_TypeDef is defined in the stm32f439xx.h

## **Data Fields**

- \_\_IO uint32\_t CR1
- IO uint32 t CR2
- \_\_IO uint32\_t SMCR
- IO uint32 t DIER
- IO uint32 t SR
- \_\_IO uint32\_t EGR
- \_\_IO uint32\_t CCMR1
- IO uint32 t CCMR2
- IO uint32 t CCER
- \_\_IO uint32\_t CNT
- \_\_IO uint32\_t PSC
- \_\_IO uint32\_t ARR
- \_\_IO uint32\_t RCR
- \_\_IO uint32\_t CCR1
- \_\_IO uint32\_t CCR2
- \_\_IO uint32\_t CCR3\_\_IO uint32\_t CCR4
- \_\_IO uint32\_t BDTR
- \_\_IO uint32\_t DCR
- IO uint32 t DMAR
- \_\_IO uint32\_t OR

## **Field Documentation**

- \_\_IO uint32\_t TIM\_TypeDef::CR1
  - TIM control register 1, Address offset: 0x00
- \_\_IO uint32\_t TIM\_TypeDef::CR2
  - TIM control register 2, Address offset: 0x04
- \_\_IO uint32\_t TIM\_TypeDef::SMCR
  - TIM slave mode control register, Address offset: 0x08
- \_\_IO uint32\_t TIM\_TypeDef::DIER

TIM DMA/interrupt enable register, Address offset: 0x0C \_IO uint32\_t TIM\_TypeDef::SR TIM status register, Address offset: 0x10 IO uint32\_t TIM\_TypeDef::EGR TIM event generation register, Address offset: 0x14 \_\_IO uint32\_t TIM\_TypeDef::CCMR1 TIM capture/compare mode register 1, Address offset: 0x18 \_\_IO uint32\_t TIM\_TypeDef::CCMR2 TIM capture/compare mode register 2, Address offset: 0x1C IO uint32 t TIM TypeDef::CCER TIM capture/compare enable register, Address offset: 0x20 \_IO uint32\_t TIM\_TypeDef::CNT TIM counter register, Address offset: 0x24 \_IO uint32\_t TIM\_TypeDef::PSC TIM prescaler, Address offset: 0x28 IO uint32 t TIM TypeDef::ARR TIM auto-reload register, Address offset: 0x2C \_\_IO uint32\_t TIM\_TypeDef::RCR TIM repetition counter register, Address offset: 0x30 \_\_IO uint32\_t TIM\_TypeDef::CCR1 TIM capture/compare register 1, Address offset: 0x34 IO uint32 t TIM TypeDef::CCR2 TIM capture/compare register 2, Address offset: 0x38 \_\_IO uint32\_t TIM\_TypeDef::CCR3 TIM capture/compare register 3, Address offset: 0x3C \_IO uint32\_t TIM\_TypeDef::CCR4 TIM capture/compare register 4, Address offset: 0x40 IO uint32 t TIM TypeDef::BDTR TIM break and dead-time register, Address offset: 0x44 \_\_IO uint32\_t TIM\_TypeDef::DCR TIM DMA control register, Address offset: 0x48 \_\_IO uint32\_t TIM\_TypeDef::DMAR TIM DMA address for full transfer, Address offset: 0x4C IO uint32\_t TIM\_TypeDef::OR

# 46.2 TIM Firmware driver API description

The following section lists the various functions of the TIM library.

TIM option register, Address offset: 0x50

## 46.2.1 TIMER Generic features

The Timer features include:

- 1. 16-bit up, down, up/down auto-reload counter.
- 2. 16-bit programmable prescaler allowing dividing (also on the fly) the counter clock frequency either by any factor between 1 and 65536.
- 3. Up to 4 independent channels for:
  - Input Capture
  - Output Compare
  - PWM generation (Edge and Center-aligned Mode)

One-pulse mode output

## 46.2.2 How to use this driver

- Initialize the TIM low level resources by implementing the following functions depending from feature used :
  - Time Base : HAL\_TIM\_Base\_MspInit()
  - Input Capture : HAL\_TIM\_IC\_MspInit()
  - Output Compare : HAL\_TIM\_OC\_MspInit()
  - PWM generation : HAL\_TIM\_PWM\_MspInit()
  - One-pulse mode output : HAL\_TIM\_OnePulse\_MspInit()
  - Encoder mode output : HAL TIM Encoder MspInit()
- 2. Initialize the TIM low level resources:
  - a. Enable the TIM interface clock using \_\_TIMx\_CLK\_ENABLE();
  - b. TIM pins configuration
    - Enable the clock for the TIM GPIOs using the following function:
       \_\_GPIOx\_CLK\_ENABLE();
    - Configure these TIM pins in Alternate function mode using HAL GPIO Init();
- 3. The external Clock can be configured, if needed (the default clock is the internal clock from the APBx), using the following function: HAL\_TIM\_ConfigClockSource, the clock configuration should be done before any start function.
- 4. Configure the TIM in the desired functioning mode using one of the initialization function of this driver:
  - HAL\_TIM\_Base\_Init: to use the Timer to generate a simple time base
  - HAL\_TIM\_OC\_Init and HAL\_TIM\_OC\_ConfigChannel: to use the Timer to generate an Output Compare signal.
  - HAL\_TIM\_PWM\_Init and HAL\_TIM\_PWM\_ConfigChannel: to use the Timer to generate a PWM signal.
  - HAL\_TIM\_IC\_Init and HAL\_TIM\_IC\_ConfigChannel: to use the Timer to measure an external signal.
  - HAL\_TIM\_OnePulse\_Init and HAL\_TIM\_OnePulse\_ConfigChannel: to use the Timer in One Pulse Mode.
  - HAL TIM Encoder Init: to use the Timer Encoder Interface.
- Activate the TIM peripheral using one of the start functions depending from the feature used:
  - Time Base: HAL\_TIM\_Base\_Start(), HAL\_TIM\_Base\_Start\_DMA(), HAL\_TIM\_Base\_Start\_IT()
  - Input Capture: HAL\_TIM\_IC\_Start(), HAL\_TIM\_IC\_Start\_DMA(), HAL\_TIM\_IC\_Start\_IT()
  - Output Compare: HAL\_TIM\_OC\_Start(), HAL\_TIM\_OC\_Start\_DMA(), HAL\_TIM\_OC\_Start\_IT()
  - PWM generation : HAL\_TIM\_PWM\_Start(), HAL\_TIM\_PWM\_Start\_DMA(), HAL\_TIM\_PWM\_Start\_IT()
  - One-pulse mode output : HAL\_TIM\_OnePulse\_Start(), HAL\_TIM\_OnePulse\_Start\_IT()
  - Encoder mode output : HAL\_TIM\_Encoder\_Start(),
     HAL\_TIM\_Encoder\_Start\_DMA(), HAL\_TIM\_Encoder\_Start\_IT().
- 6. The DMA Burst is managed with the two following functions: HAL\_TIM\_DMABurst\_WriteStart() HAL\_TIM\_DMABurst\_ReadStart()

## 46.2.3 Time Base functions

This section provides functions allowing to:

- Initialize and configure the TIM base.
- De-initialize the TIM base.
- Start the Time Base.
- Stop the Time Base.
- Start the Time Base and enable interrupt.
- Stop the Time Base and disable interrupt.
- Start the Time Base and enable DMA transfer.
- Stop the Time Base and disable DMA transfer.
- HAL\_TIM\_Base\_Init()
- HAL\_TIM\_Base\_Delnit()
- HAL TIM Base MspInit()
- HAL\_TIM\_Base\_MspDeInit()
- HAL\_TIM\_Base\_Start()
- HAL\_TIM\_Base\_Stop()
- HAL\_TIM\_Base\_Start\_IT()
- HAL\_TIM\_Base\_Stop\_IT()
- HAL\_TIM\_Base\_Start\_DMA()
- HAL\_TIM\_Base\_Stop\_DMA()

# 46.2.4 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

- HAL TIM Base GetState()
- HAL TIM OC GetState()
- HAL\_TIM\_PWM\_GetState()
- HAL\_TIM\_IC\_GetState()
- HAL\_TIM\_OnePulse\_GetState()
- HAL\_TIM\_Encoder\_GetState()

# 46.2.5 Time Output Compare functions

This section provides functions allowing to:

- Initialize and configure the TIM Output Compare.
- De-initialize the TIM Output Compare.
- Start the Time Output Compare.
- Stop the Time Output Compare.
- Start the Time Output Compare and enable interrupt.
- Stop the Time Output Compare and disable interrupt.
- Start the Time Output Compare and enable DMA transfer.
- Stop the Time Output Compare and disable DMA transfer.
- HAL\_TIM\_OC\_Init()
- HAL\_TIM\_OC\_DeInit()
- HAL\_TIM\_OC\_MspInit()
- HAL\_TIM\_OC\_MspDeInit()
- HAL\_TIM\_OC\_Start()

- HAL\_TIM\_OC\_Stop()
- HAL\_TIM\_OC\_Start\_IT()
- HAL\_TIM\_OC\_Stop\_IT()
- HAL\_TIM\_OC\_Start\_DMA()
- HAL\_TIM\_OC\_Stop\_DMA()

## 46.2.6 Time PWM functions

This section provides functions allowing to:

- Initialize and configure the TIM OPWM.
- De-initialize the TIM PWM.
- Start the Time PWM.
- Stop the Time PWM.
- Start the Time PWM and enable interrupt.
- Stop the Time PWM and disable interrupt.
- Start the Time PWM and enable DMA transfer.
- Stop the Time PWM and disable DMA transfer.
- HAL\_TIM\_PWM\_Init()
- HAL\_TIM\_PWM\_DeInit()
- HAL\_TIM\_PWM\_MspInit()
- HAL\_TIM\_PWM\_MspDeInit()
- HAL\_TIM\_PWM\_Start()
- HAL\_TIM\_PWM\_Stop()
- HAL\_TIM\_PWM\_Start\_IT()
- HAL\_TIM\_PWM\_Stop\_IT()
- HAL\_TIM\_PWM\_Start\_DMA()
- HAL\_TIM\_PWM\_Stop\_DMA()

# **46.2.7** Time Input Capture functions

This section provides functions allowing to:

- Initialize and configure the TIM Input Capture.
- De-initialize the TIM Input Capture.
- Start the Time Input Capture.
- Stop the Time Input Capture.
- Start the Time Input Capture and enable interrupt.
- Stop the Time Input Capture and disable interrupt.
- Start the Time Input Capture and enable DMA transfer.
- Stop the Time Input Capture and disable DMA transfer.
- HAL\_TIM\_IC\_Init()
- HAL\_TIM\_IC\_DeInit()
- HAL\_TIM\_IC\_MspInit()
- HAL\_TIM\_IC\_MspDeInit()
- HAL\_TIM\_IC\_Start()
- HAL\_TIM\_IC\_Stop()
- HAL\_TIM\_IC\_Start\_IT()
- HAL\_TIM\_IC\_Stop\_IT()
- HAL\_TIM\_IC\_Start\_DMA()
- HAL\_TIM\_IC\_Stop\_DMA()

# 46.2.8 Time One Pulse functions

This section provides functions allowing to:

- Initialize and configure the TIM One Pulse.
- De-initialize the TIM One Pulse.
- Start the Time One Pulse.
- Stop the Time One Pulse.
- Start the Time One Pulse and enable interrupt.
- Stop the Time One Pulse and disable interrupt.
- Start the Time One Pulse and enable DMA transfer.
- Stop the Time One Pulse and disable DMA transfer.
- HAL TIM OnePulse Init()
- HAL\_TIM\_OnePulse\_Delnit()
- HAL TIM OnePulse MspInit()
- HAL\_TIM\_OnePulse\_MspDeInit()
- HAL\_TIM\_OnePulse\_Start()
- HAL\_TIM\_OnePulse\_Stop()
- HAL\_TIM\_OnePulse\_Start\_IT()
- HAL\_TIM\_OnePulse\_Stop\_IT()

## 46.2.9 Time Encoder functions

This section provides functions allowing to:

- Initialize and configure the TIM Encoder.
- De-initialize the TIM Encoder.
- Start the Time Encoder.
- Stop the Time Encoder.
- Start the Time Encoder and enable interrupt.
- Stop the Time Encoder and disable interrupt.
- Start the Time Encoder and enable DMA transfer.
- Stop the Time Encoder and disable DMA transfer.
- HAL\_TIM\_Encoder\_Init()
- HAL TIM Encoder Delnit()
- HAL\_TIM\_Encoder\_MspInit()
- HAL\_TIM\_Encoder\_MspDeInit()
- HAL TIM Encoder Start()
- HAL\_TIM\_Encoder\_Stop()
- HAL\_TIM\_Encoder\_Start\_IT()
- HAL\_TIM\_Encoder\_Stop\_IT()
- HAL\_TIM\_Encoder\_Start\_DMA()
- HAL\_TIM\_Encoder\_Stop\_DMA()

# 46.2.10 IRQ handler management

This section provides Timer IRQ handler function.

HAL\_TIM\_IRQHandler()

# **46.2.11** Peripheral Control functions

This section provides functions allowing to:

- Configure The Input Output channels for OC, PWM, IC or One Pulse mode.
- Configure External Clock source.
- Configure Complementary channels, break features and dead time.
- Configure Master and the Slave synchronization.
- Configure the DMA Burst Mode.
- HAL\_TIM\_OC\_ConfigChannel()
- HAL\_TIM\_IC\_ConfigChannel()
- HAL\_TIM\_PWM\_ConfigChannel()
- HAL\_TIM\_OnePulse\_ConfigChannel()
- HAL\_TIM\_DMABurst\_WriteStart()
- HAL\_TIM\_DMABurst\_WriteStop()
- HAL\_TIM\_DMABurst\_ReadStart()
- HAL\_TIM\_DMABurst\_ReadStop()
- HAL TIM GenerateEvent()
- HAL\_TIM\_ConfigOCrefClear()
- HAL\_TIM\_ConfigClockSource()
- HAL\_TIM\_ConfigTI1Input()
- HAL\_TIM\_SlaveConfigSynchronization()
- HAL\_TIM\_ReadCapturedValue()

# 46.2.12 TIM Callbacks functions

This section provides TIM callback functions:

- Timer Period elapsed callback
- Timer Output Compare callback
- Timer Input capture callback
- Timer Trigger callback
- Timer Error callback
- HAL\_TIM\_PeriodElapsedCallback()
- HAL TIM OC DelayElapsedCallback()
- HAL\_TIM\_IC\_CaptureCallback()
- HAL\_TIM\_PWM\_PulseFinishedCallback()
- HAL\_TIM\_TriggerCallback()
- HAL\_TIM\_ErrorCallback()

## 46.2.13 Time Base functions

## 46.2.13.1 HAL\_TIM\_Base\_Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Init (

TIM\_HandleTypeDef \* htim)

Function Description Initializes the TIM Time base Unit according to the specified

parameters in the TIM HandleTypeDef and create the associated

handle.

732/865 DocID025834 Rev 1



> htim: pointer to a TIM\_HandleTypeDef structure that **Parameters** contains the configuration information for TIM module.

Return values **HAL** status

**Notes** None.

# 46.2.13.2 HAL\_TIM\_Base\_Delnit

**Function Name** HAL\_StatusTypeDef HAL\_TIM\_Base\_DeInit (

TIM\_HandleTypeDef \* htim)

**Function Description** Delnitializes the TIM Base peripheral.

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values **HAL** status

Notes None.

# 46.2.13.3 HAL\_TIM\_Base\_MspInit

void HAL\_TIM\_Base\_MspInit ( TIM\_HandleTypeDef \* htim) **Function Name** 

Initializes the TIM Base MSP. **Function Description** 

**Parameters** htim : pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values None.

Notes None.

# 46.2.13.4 HAL\_TIM\_Base\_MspDeInit

**Function Name** void HAL\_TIM\_Base\_MspDeInit ( TIM\_HandleTypeDef \* htim)

Function Description Delnitializes TIM Base MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • None.

Notes • None.

# 46.2.13.5 HAL\_TIM\_Base\_Start

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Start (

TIM\_HandleTypeDef \* htim)

Function Description Starts the TIM Base generation.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 46.2.13.6 HAL\_TIM\_Base\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Stop (

TIM\_HandleTypeDef \* htim)

Function Description Stops the TIM Base generation.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL status

Notes • None.

# 46.2.13.7 HAL\_TIM\_Base\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Start\_IT (

TIM\_HandleTypeDef \* htim)

Function Description Starts the TIM Base generation in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL status

Notes 

None.

# 46.2.13.8 HAL\_TIM\_Base\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Stop\_IT (

TIM\_HandleTypeDef \* htim)

Function Description Stops the TIM Base generation in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 46.2.13.9 HAL\_TIM\_Base\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_Base\_Start\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t \* pData, uint16\_t Length)

**Function Description** 

Starts the TIM Base generation in DMA mode.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

pData: The source Buffer address.

**Length**: The length of data to be transferred from memory to

peripheral.

Return values 

• HAL status

Notes • None.

# 46.2.13.10 HAL TIM Base Stop DMA

HAL\_StatusTypeDef HAL\_TIM\_Base\_Stop\_DMA ( **Function Name** 

TIM\_HandleTypeDef \* htim)

**Function Description** Stops the TIM Base generation in DMA mode.

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values **HAL** status

Notes None.

#### 46.2.14 **Peripheral State functions**

# 46.2.14.1 HAL\_TIM\_Base\_GetState

**Function Name** HAL\_TIM\_StateTypeDef HAL\_TIM\_Base\_GetState (

TIM\_HandleTypeDef \* htim)

**Function Description** Return the TIM Base state.

**Parameters** htim : pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values **HAL** state

Notes None.

## 46.2.14.2 HAL\_TIM\_OC\_GetState

**Function Name** HAL\_TIM\_StateTypeDef HAL\_TIM\_OC\_GetState (

TIM\_HandleTypeDef \* htim)

Return the TIM OC state. **Function Description** 

**Parameters** htim: pointer to a TIM HandleTypeDef structure that

contains the configuration information for TIM module.

Return values **HAL** state

Notes None.

736/865 DocID025834 Rev 1



# 46.2.14.3 HAL\_TIM\_PWM\_GetState

Function Name HAL\_TIM\_StateTypeDef HAL\_TIM\_PWM\_GetState (

TIM\_HandleTypeDef \* htim)

Function Description Return the TIM PWM state.

• htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL state

Notes • None.

# 46.2.14.4 HAL\_TIM\_IC\_GetState

Function Name HAL\_TIM\_StateTypeDef HAL\_TIM\_IC\_GetState (

TIM\_HandleTypeDef \* htim)

Function Description Return the TIM Input Capture state.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL state

Notes 

None.

## 46.2.14.5 HAL TIM OnePulse GetState

Function Name HAL\_TIM\_StateTypeDef HAL\_TIM\_OnePulse\_GetState (

TIM\_HandleTypeDef \* htim)

Function Description Return the TIM One Pulse Mode state.

• htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL state

Notes • None.

# 46.2.14.6 HAL\_TIM\_Encoder\_GetState

Function Name HAL\_TIM\_StateTypeDef HAL\_TIM\_Encoder\_GetState (

TIM\_HandleTypeDef \* htim)

Function Description Return the TIM Encoder Mode state.

• **htim :** pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL state

Notes • None.

# 46.2.15 Time Output Compare functions

# 46.2.15.1 HAL\_TIM\_OC\_Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Init ( TIM\_HandleTypeDef \*

htim)

Function Description Initializes the TIM Output Compare according to the specified

parameters in the TIM\_HandleTypeDef and create the associated

handle.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 46.2.15.2 HAL\_TIM\_OC\_Delnit

> HAL\_StatusTypeDef HAL\_TIM\_OC\_DeInit ( **Function Name**

> > TIM\_HandleTypeDef \* htim)

**Function Description** Delnitializes the TIM peripheral.

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values **HAL** status

**Notes** None.

# 46.2.15.3 HAL\_TIM\_OC\_MspInit

**Function Name** void HAL\_TIM\_OC\_MspInit ( TIM\_HandleTypeDef \* htim)

Initializes the TIM Output Compare MSP. **Function Description** 

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values None.

Notes None.

# 46.2.15.4 HAL\_TIM\_OC\_MspDeInit

**Function Name** void HAL\_TIM\_OC\_MspDeInit ( TIM\_HandleTypeDef \* htim)

Delnitializes TIM Output Compare MSP. **Function Description** 

**Parameters** htim: pointer to a TIM HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None. Notes

None.

## 46.2.15.5 HAL\_TIM\_OC\_Start

None.

**Function Name** HAL\_StatusTypeDef HAL\_TIM\_OC\_Start ( TIM\_HandleTypeDef \* htim, uint32 t Channel) **Function Description** Starts the TIM Output Compare signal generation. **Parameters** htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module. **Channel:** TIM Channel to be enabled. This parameter can be one of the following values: TIM\_CHANNEL\_1: TIM Channel 1 selected TIM\_CHANNEL\_2: TIM Channel 2 selected TIM\_CHANNEL\_3: TIM Channel 3 selected TIM\_CHANNEL\_4: TIM Channel 4 selected Return values **HAL** status

46.2.15.6 HAL TIM OC Stop

Notes

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Stop ( TIM\_HandleTypeDef \* htim, uint32 t Channel)

**Function Description** 

Stops the TIM Output Compare signal generation.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channel to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL 4: TIM Channel 4 selected

Return values • HAL status

Notes 

None.

# 46.2.15.7 HAL\_TIM\_OC\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Start\_IT (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Starts the TIM Output Compare signal generation in interrupt

740/865 DocID025834 Rev 1



## mode.

#### **Parameters**

**htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channel to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

# 46.2.15.8 HAL\_TIM\_OC\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the TIM Output Compare signal generation in interrupt

mode.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

**Channel :** TIM Channel to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected

TIM\_CHANNEL\_2: TIM Channel 2 selected

TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

## 46.2.15.9 HAL TIM OC Start DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Start\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData, uint16 t Length)

Function Description Starts the TIM Output Compare signal generation in DMA mode.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channel to be enabled. This parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM\_CHANNEL\_2: TIM Channel 2 selected
     TIM\_CHANNEL\_3: TIM Channel 3 selected
     TIM\_CHANNEL\_4: TIM Channel 4 selected
  - pData: The source Buffer address.
- **Length**: The length of data to be transferred from memory to TIM peripheral

Return values

HAL status

Notes

None.

# 46.2.15.10 HAL\_TIM\_OC\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_Stop\_DMA (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Stops the TIM Output Compare signal generation in DMA mode.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channel to be disabled. This parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM\_CHANNEL\_2: TIM Channel 2 selected
     TIM\_CHANNEL\_3: TIM Channel 3 selected
     TIM\_CHANNEL 4: TIM Channel 4 selected

Return values

HAL status

Notes

None.

# 46.2.16 Time PWM functions

# 46.2.16.1 HAL\_TIM\_PWM\_Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Init (

TIM\_HandleTypeDef \* htim)

742/865 DocID025834 Rev 1



Function Description Initializes the TIM PWM Time Base according to the specified

parameters in the TIM\_HandleTypeDef and create the associated

handle.

• htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values 

• HAL status

Notes 

None.

## 46.2.16.2 HAL\_TIM\_PWM\_Delnit

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_DeInit (

TIM\_HandleTypeDef \* htim)

Function Description

Delnitializes the TIM peripheral.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL status

Notes 

None.

# 46.2.16.3 HAL\_TIM\_PWM\_MspInit

Function Name void HAL\_TIM\_PWM\_Msplnit ( TIM\_HandleTypeDef \* htim)

**Function Description** 

Initializes the TIM PWM MSP.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None.

Notes

None.

# 46.2.16.4 HAL\_TIM\_PWM\_MspDeInit



Function Name void HAL\_TIM\_PWM\_MspDeInit ( TIM\_HandleTypeDef \* htim)

Function Description Delnitializes TIM PWM MSP.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

contains the configuration information for Tilvi module.

Return values • None.

Notes 

None.

# 46.2.16.5 HAL\_TIM\_PWM\_Start

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Start (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Thin\_rianulerypeder Intilit, unit32\_t Ghainler

Function Description Starts the PWM signal generation.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• Channel: TIM Channels to be enabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected

- TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values 

• HAL status

Notes • None.

## 46.2.16.6 HAL\_TIM\_PWM\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Stop (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the PWM signal generation.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Channel: TIM Channels to be disabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected

744/865 DocID025834 Rev 1



TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

## 46.2.16.7 HAL TIM PWM Start IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Start\_IT (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Starts the PWM signal generation in interrupt mode.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channel to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL 4: TIM Channel 4 selected

Return values •

HAL status

Notes

None.

## 46.2.16.8 HAL\_TIM\_PWM\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Stop\_IT (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Stops the PWM signal generation in interrupt mode.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM CHANNEL 4: TIM Channel 4 selected

Return values

HAL status

Notes

None.

# 46.2.16.9 HAL\_TIM\_PWM\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Start\_DMA (
TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData, uint16\_t Length)

**Function Description** 

Starts the TIM PWM signal generation in DMA mode.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM\_CHANNEL\_2: TIM Channel 2 selected
     TIM\_CHANNEL\_3: TIM Channel 3 selected
     TIM\_CHANNEL 4: TIM Channel 4 selected
- pData: The source Buffer address.
- **Length**: The length of data to be transferred from memory to TIM peripheral

Return values •

HAL status

Notes

None.

# 46.2.16.10 HAL\_TIM\_PWM\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_Stop\_DMA (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Stops the TIM PWM signal generation in DMA mode.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values •

HAL status



None.

Notes

46.2.17 Time Input Capture functions

46.2.17.1 HAL TIM IC Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_Init ( TIM\_HandleTypeDef \*

htim)

Function Description Initializes the TIM Input Capture Time base according to the

specified parameters in the TIM\_HandleTypeDef and create the

associated handle.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

46.2.17.2 HAL\_TIM\_IC\_Delnit

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_DeInit ( TIM\_HandleTypeDef

\* htim)

Function Description Delnitializes the TIM peripheral.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values 

• HAL status

Notes 

None.

46.2.17.3 HAL\_TIM\_IC\_MspInit

Function Name void HAL\_TIM\_IC\_MspInit ( TIM\_HandleTypeDef \* htim)

DocID025834 Rev 1 747/865

Function Description Initializes the TIM INput Capture MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • None.

Notes 

None.

# 46.2.17.4 HAL\_TIM\_IC\_MspDeInit

Function Name void HAL\_TIM\_IC\_MspDeInit ( TIM\_HandleTypeDef \* htim)

Function Description Delnitializes TIM Input Capture MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • None.

Notes • None.

## 46.2.17.5 HAL\_TIM\_IC\_Start

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_Start ( TIM\_HandleTypeDef

\* htim, uint32 t Channel)

Function Description Starts the TIM Input Capture measurement.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected

TIM\_CHANNEL\_3: TIM Channel 3 selected

- TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values • HAL status

Notes • None.

# 46.2.17.6 HAL\_TIM\_IC\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_Stop ( TIM\_HandleTypeDef

\* htim, uint32\_t Channel)

**Function Description** 

Stops the TIM Input Capture measurement.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

# 46.2.17.7 HAL\_TIM\_IC\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_Start\_IT (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Starts the TIM Input Capture measurement in interrupt mode.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

# 46.2.17.8 HAL\_TIM\_IC\_Stop\_IT



> **Function Name** HAL\_StatusTypeDef HAL\_TIM\_IC\_Stop\_IT ( TIM HandleTypeDef \* htim, uint32 t Channel)

**Function Description** 

Stops the TIM Input Capture measurement in interrupt mode.

**Parameters** 

htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

**Channel:** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected TIM\_CHANNEL\_2: TIM Channel 2 selected TIM\_CHANNEL\_3: TIM Channel 3 selected TIM CHANNEL 4: TIM Channel 4 selected

Return values **HAL** status

Notes None.

# 46.2.17.9 HAL TIM IC Start DMA

HAL StatusTypeDef HAL TIM IC Start DMA( **Function Name** 

TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData, uint16 t Length)

**Function Description** 

Starts the TIM Input Capture measurement on in DMA mode.

**Parameters** 

htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

**Channel:** TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected

TIM CHANNEL 2: TIM Channel 2 selected

TIM CHANNEL 3: TIM Channel 3 selected

TIM CHANNEL 4: TIM Channel 4 selected

pData: The destination Buffer address.

**Length:** The length of data to be transferred from TIM

peripheral to memory.

Return values **HAL** status

Notes None.

## 46.2.17.10 HAL\_TIM\_IC\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_Stop\_DMA (
TIM HandleTypeDef \* htim, uint32 t Channel)

Function Description

Stops the TIM Input Capture measurement on in DMA mode.

**Parameters** 

**htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

## 46.2.18 Time One Pulse functions

# 46.2.18.1 HAL\_TIM\_OnePulse\_Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_Init (

TIM\_HandleTypeDef \* htim, uint32\_t OnePulseMode)

Function Description Initializes the TIM One Pulse Time Base according to the

specified parameters in the TIM\_HandleTypeDef and create the

associated handle.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• OnePulseMode: Select the One pulse mode. This parameter can be one of the following values:

- TIM\_OPMODE\_SINGLE: Only one pulse will be

generated.

- TIM\_OPMODE\_REPETITIVE: Repetitive pulses wil be

generated.

Return values 

• HAL status

Notes • None.

## 46.2.18.2 HAL TIM OnePulse Delnit

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_DeInit (

TIM\_HandleTypeDef \* htim)

Function Description Delnitializes the TIM One Pulse.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 46.2.18.3 HAL\_TIM\_OnePulse\_MspInit

Function Name void HAL\_TIM\_OnePulse\_Msplnit ( TIM\_HandleTypeDef \*

htim)

Function Description Initializes the TIM One Pulse MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • None.

Notes • None.

# 46.2.18.4 HAL\_TIM\_OnePulse\_MspDeInit

Function Name void HAL\_TIM\_OnePulse\_MspDeInit ( TIM\_HandleTypeDef \*

htim)

Function Description Delnitializes TIM One Pulse MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values

None.

Notes

None.

46.2.18.5 HAL\_TIM\_OnePulse\_Start

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_Start (
TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

**Function Description** 

Starts the TIM One Pulse signal generation.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **OutputChannel :** TIM Channels to be enabled. This parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM CHANNEL 2: TIM Channel 2 selected

Return values 

• HAL status

Notes 

None.

# 46.2.18.6 HAL\_TIM\_OnePulse\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_Stop (
TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Stops the TIM One Pulse signal generation.

Parameters

• htim: pointer to a TIM\_HandleTypeDef structure that

- contains the configuration information for TIM module.

  OutputChannel: TIM Channels to be disable. This
- parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values • HAL status

Notes • None.

## 46.2.18.7 HAL TIM OnePulse Start IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_Start\_IT (

**TIM\_HandleTypeDef** \* htim, uint32\_t OutputChannel)

Function Description Starts the TIM One Pulse signal generation in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• OutputChannel: TIM Channels to be enabled. This

DocID025834 Rev 1 753/865

parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values 

• HAL status

Notes 

None.

# 46.2.18.8 HAL\_TIM\_OnePulse\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Stops the TIM One Pulse signal generation in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• OutputChannel: TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM CHANNEL 2: TIM Channel 2 selected

Return values • HAL status

Notes • None.

# 46.2.19 Time Encoder functions

## 46.2.19.1 HAL\_TIM\_Encoder\_Init

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Init (

TIM\_HandleTypeDef \* htim, TIM\_Encoder\_InitTypeDef \*

sConfig)

Function Description Initializes the TIM Encoder Interface and create the associated

handle.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• sConfig: TIM Encoder Interface configuration structure

Return values 

• HAL status

Notes • None.

# 46.2.19.2 HAL\_TIM\_Encoder\_Delnit

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_DeInit (

TIM\_HandleTypeDef \* htim)

Function Description Delnitializes the TIM Encoder interface.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 46.2.19.3 HAL\_TIM\_Encoder\_MspInit

Function Name void HAL\_TIM\_Encoder\_MspInit ( TIM\_HandleTypeDef \* htim)

**Function Description** 

Initializes the TIM Encoder Interface MSP.

Parameters

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None.

Notes

None.

# 46.2.19.4 HAL\_TIM\_Encoder\_MspDeInit

Function Name void HAL\_TIM\_Encoder\_MspDeInit ( TIM\_HandleTypeDef \*

htim)

**Function Description** 

Delnitializes TIM Encoder Interface MSP.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None.

**Notes** 

• None.

# 46.2.19.5 HAL\_TIM\_Encoder\_Start

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Start (
TIM HandleTypeDef \* htim, uint32 t Channel)

Function Description

Starts the TIM Encoder Interface.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:
  - TIM\_CHANNEL\_1: TIM Channel 1 selected
     TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values • HAL status

Notes • None.

# 46.2.19.6 HAL\_TIM\_Encoder\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Stop (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Stops the TIM Encoder Interface.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values • HAL status

Notes • None.

# 46.2.19.7 HAL\_TIM\_Encoder\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Start\_IT (
TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Starts the TIM Encoder Interface in interrupt mode.

**Parameters** 

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• Channel: TIM Channels to be enabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM CHANNEL 2: TIM Channel 2 selected

Return values

HAL status

Notes

None.

### 46.2.19.8 HAL\_TIM\_Encoder\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description

Stops the TIM Encoder Interface in interrupt mode.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channels to be disabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values • HAL status

Notes 

None.

#### 46.2.19.9 HAL TIM Encoder Start DMA

Function Name HAL StatusTypeDef HAL TIM Encoder Start DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData1, uint32\_t \* pData2, uint16\_t Length)

Function Description

Starts the TIM Encoder Interface in DMA mode.

Parameters

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

DocID025834 Rev 1

757/865

• **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:

- TIM\_CHANNEL\_1: TIM Channel 1 selected

TIM\_CHANNEL\_2: TIM Channel 2 selected

• pData1: The destination Buffer address for IC1.

• **pData2**: The destination Buffer address for IC2.

Length: The length of data to be transferred from TIM peripheral to memory.

Return values • HAL status

Notes 

None.

### 46.2.19.10 HAL\_TIM\_Encoder\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIM\_Encoder\_Stop\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the TIM Encoder Interface in DMA mode.

Parameters • htim:

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected

Return values • HAL status

Notes 

None.

### 46.2.20 TIM IRQ handler management

#### 46.2.20.1 HAL\_TIM\_IRQHandler

Function Name void HAL\_TIM\_IRQHandler ( TIM\_HandleTypeDef \* htim)

Function Description This function

This function handles TIM interrupts requests.

Parameters • htim: pointer to

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes 

None.

758/865 DocID025834 Rev 1

577

### 46.2.21 Peripheral Control functions

### 46.2.21.1 HAL\_TIM\_OC\_ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_TIM\_OC\_ConfigChannel (

TIM\_HandleTypeDef \* htim, TIM\_OC\_InitTypeDef \* sConfig,

uint32\_t Channel)

Function Description Initializes the TIM Output Compare Channels according to the

specified parameters in the TIM\_OC\_InitTypeDef.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• sConfig: TIM Output Compare configuration structure

• Channel: TIM Channels to be enabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected

TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected

- TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

### 46.2.21.2 HAL\_TIM\_IC\_ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_TIM\_IC\_ConfigChannel (

TIM\_HandleTypeDef \* htim, TIM\_IC\_InitTypeDef \* sConfig,

uint32\_t Channel)

Function Description Initializes the TIM Input Capture Channels according to the

specified parameters in the TIM\_IC\_InitTypeDef.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• sConfig: TIM Input Capture configuration structure

• Channel: TIM Channels to be enabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected

- TIM\_CHANNEL\_2: TIM Channel 2 selected

- TIM\_CHANNEL\_3: TIM Channel 3 selected

TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

#### 46.2.21.3 HAL TIM PWM ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_TIM\_PWM\_ConfigChannel (

TIM\_HandleTypeDef \* htim, TIM\_OC\_InitTypeDef \* sConfig,

uint32\_t Channel)

Function Description Initializes the TIM PWM channels according to the specified

parameters in the TIM\_OC\_InitTypeDef.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

sConfig: TIM PWM configuration structure

• Channel: TIM Channels to be enabled. This parameter can

be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected

- TIM CHANNEL 4: TIM Channel 4 selected

Return values 

• HAL status

Notes 

None.

#### 46.2.21.4 HAL\_TIM\_OnePulse\_ConfigChannel

Function Name HAL\_StatusTypeDef HAL\_TIM\_OnePulse\_ConfigChannel (

TIM\_HandleTypeDef \* htim, TIM\_OnePulse\_InitTypeDef \*
sConfig, uint32\_t OutputChannel, uint32\_t InputChannel)

500mg, amtoz\_t oatpatonamoi, amtoz\_t mpatonamoi/

Function Description Initializes the TIM One Pulse Channels according to the specified

parameters in the TIM\_OnePulse\_InitTypeDef.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **sConfig**: TIM One Pulse configuration structure

• **OutputChannel :** TIM Channels to be enabled. This parameter can be one of the following values:

- TIM CHANNEL 1: TIM Channel 1 selected

760/865 DocID025834 Rev 1



- TIM CHANNEL 2: TIM Channel 2 selected

 InputChannel: TIM Channels to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM CHANNEL 2: TIM Channel 2 selected

Return values

HAL status

Notes

None.

### 46.2.21.5 HAL\_TIM\_DMABurst\_WriteStart

**Function Name** 

HAL\_StatusTypeDef HAL\_TIM\_DMABurst\_WriteStart (
TIM\_HandleTypeDef \* htim, uint32\_t BurstBaseAddress,
uint32\_t BurstRequestSrc, uint32\_t \* BurstBuffer, uint32\_t
BurstLength)

**Function Description** 

Configure the DMA Burst to transfer Data from the memory to the TIM peripheral.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- BurstBaseAddress: TIM Base address from when the DMA will starts the Data write. This parameters can be on of the following values:

```
- TIM_DMABase_CR1 :
```

TIM DMABase CR2:

- TIM\_DMABase\_SMCR :

– TIM\_DMABase\_DIER :

– TIM\_DMABase\_SR :

– TIM\_DMABase\_EGR :

TIM\_DMABase\_CCMR1:TIM\_DMABase\_CCMR2:

- TIM DMABase CCER:

- TIM DMABase CNT:

TIM DMADOS DCC

- TIM\_DMABase\_PSC :

TIM\_DMABase\_ARR :

- TIM\_DMABase\_RCR :

– TIM\_DMABase\_CCR1 :

- TIM\_DMABase\_CCR2 :

- TIM\_DMABase\_CCR3:

– TIM\_DMABase\_CCR4 :

- TIM\_DMABase\_BDTR:

– TIM\_DMABase\_DCR :

- BurstRequestSrc: TIM DMA Request sources. This parameters can be on of the following values:
  - TIM\_DMA\_UPDATE: TIM update Interrupt source
  - TIM\_DMA\_CC1: TIM Capture Compare 1 DMA source
  - TIM\_DMA\_CC2: TIM Capture Compare 2 DMA source

TIM\_DMA\_CC3: TIM Capture Compare 3 DMA source
 TIM\_DMA\_CC4: TIM Capture Compare 4 DMA source
 TIM\_DMA\_COM: TIM Commutation DMA source

- TIM DMA TRIGGER: TIM Trigger DMA source

• BurstBuffer: The Buffer address.

 BurstLength: DMA Burst length. This parameter can be one value between TIM\_DMABurstLength\_1Transfer and TIM\_DMABurstLength\_18Transfers.

Return values 

• HAL status

Notes • None.

### 46.2.21.6 HAL\_TIM\_DMABurst\_WriteStop

Function Name HAL\_StatusTypeDef HAL\_TIM\_DMABurst\_WriteStop (

TIM\_HandleTypeDef \* htim, uint32\_t BurstRequestSrc)

Function Description Stops the TIM DMA Burst mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• BurstRequestSrc: TIM DMA Request sources to disable

Return values • HAL status

Notes • None.

#### 46.2.21.7 HAL TIM DMABurst ReadStart

Function Name HAL\_StatusTypeDef HAL\_TIM\_DMABurst\_ReadStart (

TIM\_HandleTypeDef \* htim, uint32\_t BurstBaseAddress,
uint32\_t BurstRequestSrc, uint32\_t \* BurstBuffer, uint32\_t

**BurstLength**)

Function Description Configure the DMA Burst to transfer Data from the TIM peripheral

to the memory.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

 BurstBaseAddress: TIM Base address from when the DMA will starts the Data read. This parameters can be on of the

following values:

- TIM DMABase CR1:

762/865 DocID025834 Rev 1



TIM DMABase CR2: TIM DMABase SMCR: TIM DMABase DIER: TIM DMABase SR: TIM\_DMABase\_EGR: TIM DMABase CCMR1: TIM DMABase CCMR2: TIM\_DMABase\_CCER: TIM DMABase CNT: TIM DMABase PSC: TIM DMABase ARR: TIM\_DMABase\_RCR: TIM DMABase CCR1: TIM\_DMABase\_CCR2: TIM\_DMABase\_CCR3: TIM DMABase CCR4: TIM\_DMABase\_BDTR: TIM DMABase DCR:

- **BurstRequestSrc**: TIM DMA Request sources. This parameters can be on of the following values:
  - TIM\_DMA\_UPDATE: TIM update Interrupt source
     TIM\_DMA\_CC1: TIM Capture Compare 1 DMA source
     TIM\_DMA\_CC2: TIM Capture Compare 2 DMA source
     TIM\_DMA\_CC3: TIM Capture Compare 3 DMA source
     TIM\_DMA\_CC4: TIM Capture Compare 4 DMA source
  - TIM\_DMA\_COM: TIM Commutation DMA source
     TIM\_DMA\_TRIGGER: TIM Trigger DMA source
- BurstBuffer: The Buffer address.
- BurstLength: DMA Burst length. This parameter can be one value between TIM\_DMABurstLength\_1Transfer and TIM\_DMABurstLength\_18Transfers.

Return values

- HAL status
- Notes
- None.

#### 46.2.21.8 HAL\_TIM\_DMABurst\_ReadStop

Function Name HAL\_StatusTypeDef HAL\_TIM\_DMABurst\_ReadStop (
TIM\_HandleTypeDef \* htim, uint32\_t BurstRequestSrc)

Function Description Sto

Stop the DMA burst reading.

**Parameters** 

- **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- BurstRequestSrc: TIM DMA Request sources to disable.

Return values • HAL status

Notes

None.

#### 46.2.21.9 HAL\_TIM\_GenerateEvent

Function Name HAL\_StatusTypeDef HAL\_TIM\_GenerateEvent (
TIM\_HandleTypeDef \* htim, uint32\_t EventSource)

**Function Description** 

Generate a software event.

**Parameters** 

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- **EventSource**: specifies the event source. This parameter can be one of the following values:
  - TIM\_EventSource\_Update: Timer update Event source
  - TIM\_EventSource\_CC1: Timer Capture Compare 1
     Event source
  - TIM\_EventSource\_CC2: Timer Capture Compare 2
     Event source
  - TIM\_EventSource\_CC3: Timer Capture Compare 3
     Event source
  - TIM\_EventSource\_CC4: Timer Capture Compare 4
     Event source
  - TIM\_EventSource\_COM: Timer COM event source
     TIM\_EventSource\_Trigger: Timer Trigger Event
  - TIM\_EventSource\_Break: Timer Break event source

Return values

HAL status

source

Notes

- TIM6 and TIM7 can only generate an update event.
- TIM\_EventSource\_COM and TIM\_EventSource\_Break are used only with TIM1 and TIM8.

# 46.2.21.10 HAL\_TIM\_ConfigOCrefClear

Function Name HAL StatusTypeDef HAL TIM ConfigOCrefClear (

TIM\_HandleTypeDef \* htim, TIM\_ClearInputConfigTypeDef \*

sClearInputConfig, uint32\_t Channel)

Function Description

Configures the OCRef clear feature.

**Parameters** 

htim: pointer to a TIM HandleTypeDef structure that

764/865 DocID025834 Rev 1



contains the configuration information for TIM module.

 sClearInputConfig: pointer to a TIM\_ClearInputConfigTypeDef structure that contains the OCREF clear feature and parameters for the TIM peripheral.

• **Channel :** specifies the TIM Channel. This parameter can be one of the following values:

TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values

HAL status

Notes

None.

### 46.2.21.11 HAL\_TIM\_ConfigClockSource

Function Name HAL\_StatusTypeDef HAL\_TIM\_ConfigClockSource (

TIM\_HandleTypeDef \* htim, TIM\_ClockConfigTypeDef \*

sClockSourceConfig)

**Function Description** 

Configures the clock source to be used.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

sClockSourceConfig: pointer to a
 TIM ClockConfigTypeDef structure that contains the clock

source information for the TIM peripheral.

Return values 

• HAL status

Notes 

None.

## 46.2.21.12 HAL\_TIM\_ConfigTI1Input

Function Name HAL\_StatusTypeDef HAL\_TIM\_ConfigTI1Input (
TIM\_HandleTypeDef \* htim, uint32\_t TI1\_Selection)

Function Description Selects the signal connected to the TI1 input: direct from

CH1 input or a XOR combination between CH1 input, CH2 input

& CH3 input.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module..

• TI1\_Selection: Indicate whether or not channel 1 is connected to the output of a XOR gate. This parameter can be one of the following values:

- TIM\_TI1SELECTION\_CH1: The TIMx\_CH1 pin is connected to TI1 input
- TIM\_TI1SELECTION\_XORCOMBINATION: The TIMx\_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)

Return values 

• HAL status

Notes 

None.

### 46.2.21.13 HAL\_TIM\_SlaveConfigSynchronization

Function Name HAL\_StatusTypeDef HAL\_TIM\_SlaveConfigSynchronization (

TIM\_HandleTypeDef \* htim, TIM\_SlaveConfigTypeDef \*

sSlaveConfig)

Function Description

Parameters

Configures the TIM in Slave mode.

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module..
- **sSlaveConfig**: pointer to a TIM\_SlaveConfigTypeDef structure that contains the selected trigger (internal trigger input, filtered timer input or external trigger input) and the ) and the Slave mode (Disable, Reset, Gated, Trigger, External clock mode 1).

Return values 

• HAL status

Notes • None.

#### 46.2.21.14 HAL TIM ReadCapturedValue

Function Name uint32\_t HAL\_TIM\_ReadCapturedValue ( TIM\_HandleTypeDef \*

htim, uint32\_t Channel)

Function Description Read the captured value from Capture Compare unit.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module..

• **Channel :** TIM Channels to be enabled. This parameter can be one of the following values:

766/865 DocID025834 Rev 1



TIM\_CHANNEL\_1: TIM Channel 1 selected
 TIM\_CHANNEL\_2: TIM Channel 2 selected
 TIM\_CHANNEL\_3: TIM Channel 3 selected
 TIM\_CHANNEL\_4: TIM Channel 4 selected

Return values • Captured value

Notes 

None.

### 46.2.22 TIM Callbacks functions

# 46.2.22.1 HAL\_TIM\_PeriodElapsedCallback

Function Name void HAL\_TIM\_PeriodElapsedCallback ( TIM\_HandleTypeDef \*

htim)

Function Description Period elapsed callback in non blocking mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes • None.

#### 46.2.22.2 HAL\_TIM\_OC\_DelayElapsedCallback

Function Name void HAL\_TIM\_OC\_DelayElapsedCallback (

TIM\_HandleTypeDef \* htim)

Function Description Output Compare callback in non blocking mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes • None.

### 46.2.22.3 HAL\_TIM\_IC\_CaptureCallback

Function Name void HAL\_TIM\_IC\_CaptureCallback ( TIM\_HandleTypeDef \*

htim)

Function Description Input Capture callback in non blocking mode.

• **htim :** pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None.

Notes

None.

#### 46.2.22.4 HAL\_TIM\_PWM\_PulseFinishedCallback

Function Name void HAL\_TIM\_PWM\_PulseFinishedCallback (

TIM\_HandleTypeDef \* htim)

Function Description PWM Pulse finished callback in non blocking mode.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values

• None.

Notes • None.

#### 46.2.22.5 HAL\_TIM\_TriggerCallback

Function Name void HAL\_TIM\_TriggerCallback ( TIM\_HandleTypeDef \* htim)

Function Description Hall Tr

Hall Trigger detection callback in non blocking mode.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes • None.

#### 46.2.22.6 HAL\_TIM\_ErrorCallback

Function Name void HAL\_TIM\_ErrorCallback ( TIM\_HandleTypeDef \* htim)

Function Description Timer error callback in non blocking mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes • None.

## 46.3 TIM Firmware driver defines

#### 46.3.1 TIM

TIM

#### TIM\_Channel

- #define: *TIM\_CHANNEL\_1 ((uint32\_t)0x0000)*
- #define: *TIM\_CHANNEL\_2 ((uint32\_t)0x0004)*
- #define: *TIM\_CHANNEL\_3 ((uint32\_t)0x0008)*
- #define: TIM\_CHANNEL\_4 ((uint32\_t)0x000C)
- #define: TIM\_CHANNEL\_ALL ((uint32\_t)0x0018)

#### TIM\_ClearInput\_Polarity

#define: TIM\_CLEARINPUTPOLARITY\_INVERTED
 TIM\_ETRPOLARITY\_INVERTED

Polarity for ETRx pin

#define: TIM\_CLEARINPUTPOLARITY\_NONINVERTED
 TIM\_ETRPOLARITY\_NONINVERTED

Polarity for ETRx pin

#### TIM\_ClearInput\_Prescaler

- #define: TIM\_CLEARINPUTPRESCALER\_DIV1 TIM\_ETRPRESCALER\_DIV1
   No prescaler is used
- #define: TIM\_CLEARINPUTPRESCALER\_DIV2 TIM\_ETRPRESCALER\_DIV2

  Prescaler for External ETR pin: Capture performed once every 2 events.
- #define: TIM\_CLEARINPUTPRESCALER\_DIV4 TIM\_ETRPRESCALER\_DIV4

  Prescaler for External ETR pin: Capture performed once every 4 events.
- #define: TIM\_CLEARINPUTPRESCALER\_DIV8 TIM\_ETRPRESCALER\_DIV8

  Prescaler for External ETR pin: Capture performed once every 8 events.

#### TIM\_ClearInput\_Source

- #define: TIM\_CLEARINPUTSOURCE\_ETR ((uint32\_t)0x0001)
- #define: TIM\_CLEARINPUTSOURCE\_NONE ((uint32\_t)0x0000)

#### TIM\_ClockDivision

- #define: TIM\_CLOCKDIVISION\_DIV1 ((uint32\_t)0x0000)
- #define: TIM\_CLOCKDIVISION\_DIV2 (TIM\_CR1\_CKD\_0)
- #define: TIM\_CLOCKDIVISION\_DIV4 (TIM\_CR1\_CKD\_1)

#### TIM\_Clock\_Polarity

• #define: TIM\_CLOCKPOLARITY\_INVERTED TIM\_ETRPOLARITY\_INVERTED

Polarity for ETRx clock sources

#define: TIM\_CLOCKPOLARITY\_NONINVERTED
 TIM\_ETRPOLARITY\_NONINVERTED

Polarity for ETRx clock sources

 #define: TIM\_CLOCKPOLARITY\_RISING TIM\_INPUTCHANNELPOLARITY\_RISING

Polarity for Tlx clock sources

#define: TIM\_CLOCKPOLARITY\_FALLING
 TIM INPUTCHANNELPOLARITY FALLING

Polarity for Tlx clock sources

 #define: TIM\_CLOCKPOLARITY\_BOTHEDGE TIM\_INPUTCHANNELPOLARITY\_BOTHEDGE

Polarity for Tlx clock sources

#### TIM\_Clock\_Prescaler

- #define: TIM\_CLOCKPRESCALER\_DIV1 TIM\_ETRPRESCALER\_DIV1
   No prescaler is used
- #define: TIM\_CLOCKPRESCALER\_DIV2 TIM\_ETRPRESCALER\_DIV2
   Prescaler for External ETR Clock: Capture performed once every 2 events.
- #define: TIM\_CLOCKPRESCALER\_DIV4 TIM\_ETRPRESCALER\_DIV4
   Prescaler for External ETR Clock: Capture performed once every 4 events.
- #define: TIM\_CLOCKPRESCALER\_DIV8 TIM\_ETRPRESCALER\_DIV8
  Prescaler for External ETR Clock: Capture performed once every 8 events.

### TIM\_Clock\_Source

- #define: TIM\_CLOCKSOURCE\_ETRMODE2 (TIM\_SMCR\_ETPS\_1)
- #define: TIM\_CLOCKSOURCE\_INTERNAL (TIM\_SMCR\_ETPS\_0)

- #define: TIM\_CLOCKSOURCE\_ITR0 ((uint32\_t)0x0000)
- #define: TIM\_CLOCKSOURCE\_ITR1 (TIM\_SMCR\_TS\_0)
- #define: TIM\_CLOCKSOURCE\_ITR2 (TIM\_SMCR\_TS\_1)
- #define: TIM\_CLOCKSOURCE\_ITR3 (TIM\_SMCR\_TS\_0 | TIM\_SMCR\_TS\_1)
- #define: TIM\_CLOCKSOURCE\_TI1ED (TIM\_SMCR\_TS\_2)
- #define: TIM\_CLOCKSOURCE\_TI1 (TIM\_SMCR\_TS\_0 | TIM\_SMCR\_TS\_2)
- #define: TIM\_CLOCKSOURCE\_TI2 (TIM\_SMCR\_TS\_1 | TIM\_SMCR\_TS\_2)
- #define: TIM\_CLOCKSOURCE\_ETRMODE1 (TIM\_SMCR\_TS)

### TIM\_Counter\_Mode

- #define: TIM\_COUNTERMODE\_UP ((uint32\_t)0x0000)
- #define: TIM\_COUNTERMODE\_DOWN TIM\_CR1\_DIR
- #define: TIM\_COUNTERMODE\_CENTERALIGNED1 TIM\_CR1\_CMS\_0
- #define: TIM\_COUNTERMODE\_CENTERALIGNED2 TIM\_CR1\_CMS\_1

• #define: TIM\_COUNTERMODE\_CENTERALIGNED3 TIM\_CR1\_CMS

#### TIM\_DMA\_Base\_address

- #define: *TIM\_DMABase\_CR1 (0x00000000)*
- #define: *TIM\_DMABase\_CR2 (0x00000001)*
- #define: TIM\_DMABase\_SMCR (0x00000002)
- #define: TIM\_DMABase\_DIER (0x00000003)
- #define: *TIM\_DMABase\_SR (0x00000004)*
- #define: *TIM\_DMABase\_EGR (0x00000005)*
- #define: *TIM\_DMABase\_CCMR1 (0x00000006)*
- #define: TIM\_DMABase\_CCMR2 (0x00000007)
- #define: TIM\_DMABase\_CCER (0x00000008)
- #define: *TIM\_DMABase\_CNT (0x00000009)*
- #define: TIM\_DMABase\_PSC (0x0000000A)

- #define: TIM\_DMABase\_ARR (0x0000000B)
- #define: TIM\_DMABase\_RCR (0x0000000C)
- #define: TIM\_DMABase\_CCR1 (0x0000000D)
- #define: TIM\_DMABase\_CCR2 (0x0000000E)
- #define: TIM\_DMABase\_CCR3 (0x0000000F)
- #define: *TIM\_DMABase\_CCR4 (0x00000010)*
- #define: TIM\_DMABase\_BDTR (0x00000011)
- #define: TIM\_DMABase\_DCR (0x00000012)
- #define: *TIM\_DMABase\_OR (0x00000013)*

#### TIM\_DMA\_Burst\_Length

- #define: TIM\_DMABurstLength\_1Transfer (0x00000000)
- #define: TIM\_DMABurstLength\_2Transfers (0x00000100)

- #define: TIM\_DMABurstLength\_3Transfers (0x00000200)
- #define: TIM\_DMABurstLength\_4Transfers (0x00000300)
- #define: TIM\_DMABurstLength\_5Transfers (0x00000400)
- #define: TIM\_DMABurstLength\_6Transfers (0x00000500)
- #define: TIM\_DMABurstLength\_7Transfers (0x00000600)
- #define: TIM\_DMABurstLength\_8Transfers (0x00000700)
- #define: TIM\_DMABurstLength\_9Transfers (0x00000800)
- #define: TIM\_DMABurstLength\_10Transfers (0x00000900)
- #define: TIM\_DMABurstLength\_11Transfers (0x00000A00)
- #define: TIM\_DMABurstLength\_12Transfers (0x00000B00)
- #define: TIM\_DMABurstLength\_13Transfers (0x00000C00)
- #define: TIM\_DMABurstLength\_14Transfers (0x00000D00)

- #define: TIM\_DMABurstLength\_15Transfers (0x00000E00)
- #define: TIM\_DMABurstLength\_16Transfers (0x00000F00)
- #define: TIM\_DMABurstLength\_17Transfers (0x00001000)
- #define: TIM\_DMABurstLength\_18Transfers (0x00001100)

#### TIM\_DMA\_sources

- #define: TIM\_DMA\_UPDATE (TIM\_DIER\_UDE)
- #define: TIM\_DMA\_CC1 (TIM\_DIER\_CC1DE)
- #define: TIM\_DMA\_CC2 (TIM\_DIER\_CC2DE)
- #define: TIM\_DMA\_CC3 (TIM\_DIER\_CC3DE)
- #define: TIM\_DMA\_CC4 (TIM\_DIER\_CC4DE)
- #define: TIM\_DMA\_COM (TIM\_DIER\_COMDE)
- #define: TIM\_DMA\_TRIGGER (TIM\_DIER\_TDE)

#### TIM\_Encoder\_Mode

#define: TIM\_ENCODERMODE\_TI1 (TIM\_SMCR\_SMS\_0)

- #define: TIM\_ENCODERMODE\_TI2 (TIM\_SMCR\_SMS\_1)
- #define: TIM\_ENCODERMODE\_TI12 (TIM\_SMCR\_SMS\_1 | TIM\_SMCR\_SMS\_0)

#### TIM\_ETR\_Polarity

• #define: TIM\_ETRPOLARITY\_INVERTED (TIM\_SMCR\_ETP)

Polarity for ETR source

• #define: TIM\_ETRPOLARITY\_NONINVERTED ((uint32\_t)0x0000)

Polarity for ETR source

#### TIM\_ETR\_Prescaler

- #define: TIM\_ETRPRESCALER\_DIV1 ((uint32\_t)0x0000)
   No prescaler is used
- #define: TIM\_ETRPRESCALER\_DIV2 (TIM\_SMCR\_ETPS\_0)
  ETR input source is divided by 2
- #define: TIM\_ETRPRESCALER\_DIV4 (TIM\_SMCR\_ETPS\_1)
  ETR input source is divided by 4
- #define: TIM\_ETRPRESCALER\_DIV8 (TIM\_SMCR\_ETPS)
  ETR input source is divided by 8

#### TIM\_Event\_Source

- #define: TIM EventSource Update TIM EGR UG
- #define: TIM\_EventSource\_CC1 TIM\_EGR\_CC1G
- #define: TIM\_EventSource\_CC2 TIM\_EGR\_CC2G

- #define: TIM\_EventSource\_CC3 TIM\_EGR\_CC3G
- #define: TIM\_EventSource\_CC4 TIM\_EGR\_CC4G
- #define: TIM\_EventSource\_COM TIM\_EGR\_COMG
- #define: TIM\_EventSource\_Trigger TIM\_EGR\_TG
- #define: TIM\_EventSource\_Break TIM\_EGR\_BG

#### TIM\_Flag\_definition

- #define: TIM\_FLAG\_UPDATE (TIM\_SR\_UIF)
- #define: TIM\_FLAG\_CC1 (TIM\_SR\_CC1IF)
- #define: TIM\_FLAG\_CC2 (TIM\_SR\_CC2IF)
- #define: TIM\_FLAG\_CC3 (TIM\_SR\_CC3IF)
- #define: TIM\_FLAG\_CC4 (TIM\_SR\_CC4IF)
- #define: TIM\_FLAG\_COM (TIM\_SR\_COMIF)

- #define: TIM\_FLAG\_TRIGGER (TIM\_SR\_TIF)
- #define: TIM\_FLAG\_BREAK (TIM\_SR\_BIF)
- #define: TIM\_FLAG\_CC1OF (TIM\_SR\_CC1OF)
- #define: TIM\_FLAG\_CC2OF (TIM\_SR\_CC2OF)
- #define: TIM\_FLAG\_CC3OF (TIM\_SR\_CC3OF)
- #define: TIM\_FLAG\_CC4OF (TIM\_SR\_CC4OF)

#### TIM\_Input\_Capture\_Polarity

- #define: TIM\_ICPOLARITY\_RISING TIM\_INPUTCHANNELPOLARITY\_RISING
- #define: TIM\_ICPOLARITY\_FALLING TIM\_INPUTCHANNELPOLARITY\_FALLING
- #define: TIM\_ICPOLARITY\_BOTHEDGE
   TIM\_INPUTCHANNELPOLARITY\_BOTHEDGE

#### TIM\_Input\_Capture\_Prescaler

• #define: *TIM\_ICPSC\_DIV1* ((uint32\_t)0x0000)

Capture performed each time an edge is detected on the capture input

- #define: TIM\_ICPSC\_DIV2 (TIM\_CCMR1\_IC1PSC\_0)
   Capture performed once every 2 events
- #define: TIM\_ICPSC\_DIV4 (TIM\_CCMR1\_IC1PSC\_1)

Capture performed once every 4 events

• #define: TIM\_ICPSC\_DIV8 (TIM\_CCMR1\_IC1PSC)

Capture performed once every 8 events

#### TIM\_Input\_Capture\_Selection

• #define: TIM\_ICSELECTION\_DIRECTTI (TIM\_CCMR1\_CC1S\_0)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC1, IC2, IC3 or IC4, respectively

• #define: TIM\_ICSELECTION\_INDIRECTTI (TIM\_CCMR1\_CC1S\_1)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC2, IC1, IC4 or IC3, respectively

• #define: TIM\_ICSELECTION\_TRC (TIM\_CCMR1\_CC1S)

TIM Input 1, 2, 3 or 4 is selected to be connected to TRC

#### TIM\_Input\_Channel\_Polarity

- #define: TIM\_INPUTCHANNELPOLARITY\_RISING ((uint32\_t)0x00000000)
   Polarity for TIx source
- #define: TIM\_INPUTCHANNELPOLARITY\_FALLING (TIM\_CCER\_CC1P)
   Polarity for TIx source
- #define: TIM\_INPUTCHANNELPOLARITY\_BOTHEDGE (TIM\_CCER\_CC1P | TIM\_CCER\_CC1NP)

Polarity for TIx source

# TIM\_Interrupt\_definition

- #define: TIM\_IT\_UPDATE (TIM\_DIER\_UIE)
- #define: TIM\_IT\_CC1 (TIM\_DIER\_CC1IE)
- #define: TIM\_IT\_CC2 (TIM\_DIER\_CC2IE)
- #define: TIM\_IT\_CC3 (TIM\_DIER\_CC3IE)

- #define: TIM\_IT\_CC4 (TIM\_DIER\_CC4IE)
- #define: TIM\_IT\_COM (TIM\_DIER\_COMIE)
- #define: TIM\_IT\_TRIGGER (TIM\_DIER\_TIE)
- #define: TIM\_IT\_BREAK (TIM\_DIER\_BIE)

### TIM\_One\_Pulse\_Mode

- #define: TIM\_OPMODE\_SINGLE (TIM\_CR1\_OPM)
- #define: TIM\_OPMODE\_REPETITIVE ((uint32\_t)0x0000)

### TIM\_Output\_Compare\_and\_PWM\_modes

- #define: TIM\_OCMODE\_TIMING ((uint32\_t)0x0000)
- #define: TIM\_OCMODE\_ACTIVE (TIM\_CCMR1\_OC1M\_0)
- #define: TIM\_OCMODE\_INACTIVE (TIM\_CCMR1\_OC1M\_1)
- #define: TIM\_OCMODE\_TOGGLE (TIM\_CCMR1\_OC1M\_0 | TIM\_CCMR1\_OC1M\_1)
- #define: TIM\_OCMODE\_PWM1 (TIM\_CCMR1\_OC1M\_1 | TIM\_CCMR1\_OC1M\_2)

- #define: TIM\_OCMODE\_PWM2 (TIM\_CCMR1\_OC1M)
- #define: TIM\_OCMODE\_FORCED\_ACTIVE (TIM\_CCMR1\_OC1M\_0 | TIM\_CCMR1\_OC1M\_2)
- #define: TIM\_OCMODE\_FORCED\_INACTIVE (TIM\_CCMR1\_OC1M\_2)

#### TIM\_Output\_Compare\_Idle\_State

- #define: TIM\_OCIDLESTATE\_SET (TIM\_CR2\_OIS1)
- #define: TIM\_OCIDLESTATE\_RESET ((uint32\_t)0x0000)

#### TIM\_Output\_Compare\_N\_Idle\_State

- #define: TIM\_OCNIDLESTATE\_SET (TIM\_CR2\_OIS1N)
- #define: TIM\_OCNIDLESTATE\_RESET ((uint32\_t)0x0000)

#### TIM\_Output\_Compare\_N\_Polarity

- #define: TIM\_OCNPOLARITY\_HIGH ((uint32\_t)0x0000)
- #define: TIM\_OCNPOLARITY\_LOW (TIM\_CCER\_CC1NP)

#### TIM\_Output\_Compare\_N\_State

- #define: TIM\_OUTPUTNSTATE\_DISABLE ((uint32\_t)0x0000)
- #define: TIM\_OUTPUTNSTATE\_ENABLE (TIM\_CCER\_CC1NE)

782/865 DocID025834 Rev 1

#### TIM\_Output\_Compare\_Polarity

• #define: TIM\_OCPOLARITY\_HIGH ((uint32\_t)0x0000)

#define: TIM\_OCPOLARITY\_LOW (TIM\_CCER\_CC1P)

#### TIM\_Output\_Compare\_State

• #define: TIM\_OUTPUTSTATE\_DISABLE ((uint32\_t)0x0000)

• #define: TIM\_OUTPUTSTATE\_ENABLE (TIM\_CCER\_CC1E)

#### TIM\_Output\_Fast\_State

• #define: TIM\_OCFAST\_DISABLE ((uint32\_t)0x0000)

• #define: *TIM\_OCFAST\_ENABLE (TIM\_CCMR1\_OC1FE)* 

#### TIM\_Slave\_Mode

• #define: TIM\_SLAVEMODE\_DISABLE ((uint32\_t)0x0000)

#define: TIM\_SLAVEMODE\_RESET ((uint32\_t)0x0004)

• #define: TIM\_SLAVEMODE\_GATED ((uint32\_t)0x0005)

#define: TIM\_SLAVEMODE\_TRIGGER ((uint32\_t)0x0006)

• #define: TIM\_SLAVEMODE\_EXTERNAL1 ((uint32\_t)0x0007)

#### TIM\_TI1\_Selection

- #define: TIM\_TI1SELECTION\_CH1 ((uint32\_t)0x0000)
- #define: TIM\_TI1SELECTION\_XORCOMBINATION (TIM\_CR2\_TI1S)

#### TIM Trigger Polarity

- #define: TIM\_TRIGGERPOLARITY\_INVERTED TIM\_ETRPOLARITY\_INVERTED

  Polarity for ETRx trigger sources
- #define: TIM\_TRIGGERPOLARITY\_NONINVERTED
   TIM\_ETRPOLARITY\_NONINVERTED

Polarity for ETRx trigger sources

#define: TIM\_TRIGGERPOLARITY\_RISING
 TIM\_INPUTCHANNELPOLARITY\_RISING

Polarity for TIxFPx or TI1\_ED trigger sources

 #define: TIM\_TRIGGERPOLARITY\_FALLING TIM\_INPUTCHANNELPOLARITY\_FALLING

Polarity for TIxFPx or TI1\_ED trigger sources

 #define: TIM\_TRIGGERPOLARITY\_BOTHEDGE TIM\_INPUTCHANNELPOLARITY\_BOTHEDGE

Polarity for TIxFPx or TI1\_ED trigger sources

#### TIM\_Trigger\_Prescaler

- #define: TIM\_TRIGGERPRESCALER\_DIV1 TIM\_ETRPRESCALER\_DIV1
  No prescaler is used
- #define: TIM\_TRIGGERPRESCALER\_DIV2 TIM\_ETRPRESCALER\_DIV2
  Prescaler for External ETR Trigger: Capture performed once every 2 events.
- #define: TIM\_TRIGGERPRESCALER\_DIV4 TIM\_ETRPRESCALER\_DIV4

784/865 DocID025834 Rev 1

Prescaler for External ETR Trigger: Capture performed once every 4 events.

#define: TIM\_TRIGGERPRESCALER\_DIV8 TIM\_ETRPRESCALER\_DIV8

Prescaler for External ETR Trigger: Capture performed once every 8 events.

#### TIM\_Trigger\_Selection

- #define: *TIM\_TS\_ITR0 ((uint32\_t)0x0000)*
- #define: *TIM\_TS\_ITR1 ((uint32\_t)0x0010)*
- #define: *TIM\_TS\_ITR2 ((uint32\_t)0x0020)*
- #define: *TIM\_TS\_ITR3 ((uint32\_t)0x0030)*
- #define: *TIM\_TS\_TI1F\_ED* ((uint32\_t)0x0040)
- #define: *TIM\_TS\_TI1FP1 ((uint32\_t)0x0050)*
- #define: TIM\_TS\_TI2FP2 ((uint32\_t)0x0060)
- #define: *TIM\_TS\_ETRF* ((uint32\_t)0x0070)
- #define: TIM\_TS\_NONE ((uint32\_t)0xFFFF)

HAL TIM Extension Driver UM1725

# 47 HAL TIM Extension Driver

# 47.1 TIMEx Firmware driver registers structures

# 47.1.1 TIM\_MasterConfigTypeDef

**TIM\_MasterConfigTypeDef** is defined in the stm32f4xx\_hal\_tim\_ex.h **Data Fields** 

- uint32\_t MasterOutputTrigger
- uint32\_t MasterSlaveMode

#### **Field Documentation**

- uint32 t TIM MasterConfigTypeDef::MasterOutputTrigger
  - Trigger output (TRGO) selection. This parameter can be a value of TIMEx\_Master\_Mode\_Selection
- uint32\_t TIM\_MasterConfigTypeDef::MasterSlaveMode
  - Master/slave mode selection. This parameter can be a value of TIMEx\_Master\_Slave\_Mode

# 47.1.2 TIM\_HallSensor\_InitTypeDef

*TIM\_HallSensor\_InitTypeDef* is defined in the stm32f4xx\_hal\_tim\_ex.h Data Fields

- uint32\_t IC1Polarity
- uint32 t IC1Prescaler
- uint32\_t IC1Filter
- uint32\_t Commutation\_Delay

#### **Field Documentation**

- uint32 t TIM HallSensor InitTypeDef::IC1Polarity
  - Specifies the active edge of the input signal. This parameter can be a value of TIM\_Input\_Capture\_Polarity
- uint32\_t TIM\_HallSensor\_InitTypeDef::IC1Prescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM Input Capture Prescaler*
- uint32\_t TIM\_HallSensor\_InitTypeDef::IC1Filter
  - Specifies the input capture filter. This parameter can be a number between
     Min Data = 0x0 and Max Data = 0xF
- uint32\_t TIM\_HallSensor\_InitTypeDef::Commutation\_Delay

Specifies the pulse value to be loaded into the Capture Compare Register. This
parameter can be a number between Min\_Data = 0x0000 and Max\_Data =
0xFFFF

### 47.1.3 TIM\_BreakDeadTimeConfigTypeDef

**TIM\_BreakDeadTimeConfigTypeDef** is defined in the stm32f4xx\_hal\_tim\_ex.h **Data Fields** 

- uint32 t OffStateRunMode
- uint32 t OffStateIDLEMode
- uint32\_t LockLevel
- uint32 t DeadTime
- uint32\_t BreakState
- uint32 t BreakPolarity
- uint32\_t AutomaticOutput

#### **Field Documentation**

- uint32\_t TIM\_BreakDeadTimeConfigTypeDef::OffStateRunMode
  - TIM off state in run mode. This parameter can be a value of TIMEx\_OSSR\_Off\_State\_Selection\_for\_Run\_mode\_state
- uint32\_t TIM\_BreakDeadTimeConfigTypeDef::OffStateIDLEMode
  - TIM off state in IDLE mode. This parameter can be a value of TIMEx OSSI Off State Selection for Idle mode state
- uint32 t TIM BreakDeadTimeConfigTypeDef::LockLevel
  - TIM Lock level. This parameter can be a value of TIMEx\_Lock\_level
- uint32\_t TIM\_BreakDeadTimeConfigTypeDef::DeadTime
  - TIM dead Time. This parameter can be a number between Min\_Data = 0x00 and Max\_Data = 0xFF
- uint32\_t TIM\_BreakDeadTimeConfigTypeDef::BreakState
  - TIM Break State. This parameter can be a value of TIMEx\_Break\_Input\_enable\_disable
- uint32\_t TIM\_BreakDeadTimeConfigTypeDef::BreakPolarity
  - TIM Break input polarity. This parameter can be a value of TIMEx\_Break\_Polarity
- uint32 t TIM BreakDeadTimeConfigTypeDef::AutomaticOutput
  - TIM Automatic Output Enable state. This parameter can be a value of TIMEx\_AOE\_Bit\_Set\_Reset

# 47.2 TIMEx Firmware driver API description

The following section lists the various functions of the TIMEx library.

#### 47.2.1 TIMER Extended features

The Timer Extension features include:



- 1. Complementary outputs with programmable dead-time for :
  - Input Capture
  - Output Compare
  - PWM generation (Edge and Center-aligned Mode)
  - One-pulse mode output
- 2. Synchronization circuit to control the timer with external signals and to interconnect several timers together.
- 3. Break input to put the timer output signals in reset state or in a known state.
- Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes

#### 47.2.2 How to use this driver

- 1. Initialize the TIM low level resources by implementing the following functions depending from feature used :
  - Complementary Output Compare : HAL\_TIM\_OC\_MspInit()
  - Complementary PWM generation : HAL\_TIM\_PWM\_MspInit()
  - Complementary One-pulse mode output : HAL TIM OnePulse MspInit()
  - Hall Sensor output : HAL TIM HallSensor MspInit()
- 2. Initialize the TIM low level resources:
  - a. Enable the TIM interface clock using \_\_TIMx\_CLK\_ENABLE();
  - b. TIM pins configuration
    - Enable the clock for the TIM GPIOs using the following function:
       \_\_GPIOx\_CLK\_ENABLE();
    - Configure these TIM pins in Alternate function mode using HAL\_GPIO\_Init();
- 3. The external Clock can be configured, if needed (the default clock is the internal clock from the APBx), using the following function: HAL\_TIM\_ConfigClockSource, the clock configuration should be done before any start function.
- 4. Configure the TIM in the desired functioning mode using one of the initialization function of this driver:
  - HAL\_TIMEx\_HallSensor\_Init and HAL\_TIMEx\_ConfigCommutationEvent: to use
    the Timer Hall Sensor Interface and the commutation event with the
    corresponding Interrupt and DMA request if needed (Note that One Timer is used
    to interface with the Hall sensor Interface and another Timer should be used to
    use the commutation event).
- 5. Activate the TIM peripheral using one of the start functions:
  - Complementary Output Compare: HAL\_TIMEx\_OCN\_Start(),
     HAL TIMEx OCN Start DMA(), HAL TIMEx OC Start IT()
  - Complementary PWM generation: HAL\_TIMEx\_PWMN\_Start(),
     HAL\_TIMEx\_PWMN\_Start\_DMA(), HAL\_TIMEx\_PWMN\_Start\_IT()
  - Complementary One-pulse mode output : HAL\_TIMEx\_OnePulseN\_Start(), HAL\_TIMEx\_OnePulseN\_Start\_IT()
  - Hall Sensor output: HAL\_TIMEx\_HallSensor\_Start(),
     HAL\_TIMEx\_HallSensor\_Start\_DMA(), HAL\_TIMEx\_HallSensor\_Start\_IT().

#### 47.2.3 Timer Hall Sensor functions

This section provides functions allowing to:

Initialize and configure TIM HAL Sensor.

- De-initialize TIM HAL Sensor.
- Start the Hall Sensor Interface.
- Stop the Hall Sensor Interface.
- Start the Hall Sensor Interface and enable interrupts.
- Stop the Hall Sensor Interface and disable interrupts.
- Start the Hall Sensor Interface and enable DMA transfers.
- Stop the Hall Sensor Interface and disable DMA transfers.
- HAL\_TIMEx\_HallSensor\_Init()
- HAL TIMEx HallSensor Delnit()
- HAL TIMEx HallSensor MspInit()
- HAL TIMEx HallSensor MspDeInit()
- HAL TIMEX HallSensor Start()
- HAL TIMEX HallSensor Stop()
- HAL\_TIMEx\_HallSensor\_Start\_IT()
- HAL\_TIMEx\_HallSensor\_Stop\_IT()
- HAL\_TIMEx\_HallSensor\_Start\_DMA()
- HAL\_TIMEx\_HallSensor\_Stop\_DMA()

### 47.2.4 Timer Complementary Output Compare functions

This section provides functions allowing to:

- Start the Complementary Output Compare/PWM.
- Stop the Complementary Output Compare/PWM.
- Start the Complementary Output Compare/PWM and enable interrupts.
- Stop the Complementary Output Compare/PWM and disable interrupts.
- Start the Complementary Output Compare/PWM and enable DMA transfers.
- Stop the Complementary Output Compare/PWM and disable DMA transfers.
- HAL\_TIMEx\_OCN\_Start()
- HAL TIMEX OCN Stop()
- HAL\_TIMEx\_OCN\_Start\_IT()
- HAL\_TIMEx\_OCN\_Stop\_IT()
- HAL\_TIMEx\_OCN\_Start\_DMA()
- HAL\_TIMEx\_OCN\_Stop\_DMA()

### 47.2.5 Timer Complementary PWM functions

This section provides functions allowing to:

- Start the Complementary PWM.
- Stop the Complementary PWM.
- Start the Complementary PWM and enable interrupts.
- Stop the Complementary PWM and disable interrupts.
- Start the Complementary PWM and enable DMA transfers.
- Stop the Complementary PWM and disable DMA transfers.
- Start the Complementary Input Capture measurement.
- Stop the Complementary Input Capture.
- Start the Complementary Input Capture and enable interrupts.
- Stop the Complementary Input Capture and disable interrupts.
- Start the Complementary Input Capture and enable DMA transfers.
- Stop the Complementary Input Capture and disable DMA transfers.
- Start the Complementary One Pulse generation.

- Stop the Complementary One Pulse.
- Start the Complementary One Pulse and enable interrupts.
- Stop the Complementary One Pulse and disable interrupts.
- HAL\_TIMEx\_PWMN\_Start()
- HAL\_TIMEx\_PWMN\_Stop()
- HAL\_TIMEx\_PWMN\_Start\_IT()
- HAL\_TIMEx\_PWMN\_Stop\_IT()
- HAL\_TIMEx\_PWMN\_Start\_DMA()
- HAL\_TIMEx\_PWMN\_Stop\_DMA()

### 47.2.6 Timer Complementary One Pulse functions

This section provides functions allowing to:

- Start the Complementary One Pulse generation.
- Stop the Complementary One Pulse.
- Start the Complementary One Pulse and enable interrupts.
- Stop the Complementary One Pulse and disable interrupts.
- HAL\_TIMEx\_OnePulseN\_Start()
- HAL\_TIMEx\_OnePulseN\_Stop()
- HAL\_TIMEx\_OnePulseN\_Start\_IT()
- HAL\_TIMEx\_OnePulseN\_Stop\_IT()

# 47.2.7 Peripheral Control functions

This section provides functions allowing to:

- Configure The Input Output channels for OC, PWM, IC or One Pulse mode.
- Configure External Clock source.
- Configure Complementary channels, break features and dead time.
- Configure Master and the Slave synchronization.
- Configure the commutation event in case of use of the Hall sensor interface.
- Configure the DMA Burst Mode.
- HAL TIMEx ConfigCommutationEvent()
- HAL\_TIMEx\_ConfigCommutationEvent\_IT()
- HAL\_TIMEx\_ConfigCommutationEvent\_DMA()
- HAL\_TIMEx\_MasterConfigSynchronization()
- HAL\_TIMEx\_ConfigBreakDeadTime()
- HAL\_TIMEx\_RemapConfig()

#### 47.2.8 Extension Callbacks functions

This section provides Extension TIM callback functions:

- Timer Commutation callback
- Timer Break callback
- HAL\_TIMEx\_CommutationCallback()
- HAL\_TIMEx\_BreakCallback()

#### 47.2.9 Extension Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

HAL\_TIMEx\_HallSensor\_GetState()

### 47.2.10 Timer Hall Sensor functions

# 47.2.10.1 HAL\_TIMEx\_HallSensor\_Init

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Init (

TIM\_HandleTypeDef \* htim, TIM\_HallSensor\_InitTypeDef \*

sConfig)

Function Description Initializes the TIM Hall Sensor Interface and create the associated

handle.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

sConfig: TIM Hall Sensor configuration structure

Return values • HAL status

Notes 

None.

#### 47.2.10.2 HAL\_TIMEx\_HallSensor\_Delnit

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_DeInit (

TIM\_HandleTypeDef \* htim)

Function Description Delnitializes the TIM Hall Sensor interface.

Parameters • htim: pointer to a TIM HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

#### 47.2.10.3 HAL\_TIMEx\_HallSensor\_MspInit

Function Name void HAL\_TIMEx\_HallSensor\_Msplnit ( TIM\_HandleTypeDef \*

htim)

Function Description Initializes the TIM Hall Sensor MSP.

| Parameters    | • | <b>htim:</b> pointer to a TIM_HandleTypeDef structure that contains the configuration information for TIM module. |
|---------------|---|-------------------------------------------------------------------------------------------------------------------|
| Return values | • | None.                                                                                                             |
| Notes         | • | None.                                                                                                             |

## 47.2.10.4 HAL\_TIMEx\_HallSensor\_MspDeInit

Function Name void HAL\_TIMEx\_HallSensor\_MspDeInit ( TIM\_HandleTypeDef

\* htim)

Function Description Delnitializes TIM Hall Sensor MSP.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values

None.

Notes

None.

### 47.2.10.5 HAL\_TIMEx\_HallSensor\_Start

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Start (

TIM\_HandleTypeDef \* htim)

Function Description Starts the TIM Hall Sensor Interface.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

#### 47.2.10.6 HAL\_TIMEx\_HallSensor\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Stop (

792/865 DocID025834 Rev 1



UM1725 HAL TIM Extension Driver

TIM\_HandleTypeDef \* htim)

Function Description Stops the TIM Hall sensor Interface.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL status

Notes • None.

# 47.2.10.7 HAL\_TIMEx\_HallSensor\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Start\_IT (

TIM\_HandleTypeDef \* htim)

Function Description Starts the TIM Hall Sensor Interface in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values 

• HAL status

Notes 

None.

### 47.2.10.8 HAL\_TIMEx\_HallSensor\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Stop\_IT (

TIM\_HandleTypeDef \* htim)

Function Description Stops the TIM Hall Sensor Interface in interrupt mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • HAL status

Notes 

None.

### 47.2.10.9 HAL\_TIMEx\_HallSensor\_Start\_DMA



Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Start\_DMA (
TIM\_HandleTypeDef \* htim, uint32\_t \* pData, uint16\_t Length)

**Function Description** 

Starts the TIM Hall Sensor Interface in DMA mode.

**Parameters** 

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **pData**: The destination Buffer address.

Length: The length of data to be transferred from TIM

peripheral to memory.

Return values

HAL status

Notes

None.

#### 47.2.10.10 HAL\_TIMEx\_HallSensor\_Stop\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_HallSensor\_Stop\_DMA (

TIM\_HandleTypeDef \* htim)

**Function Description** 

Stops the TIM Hall Sensor Interface in DMA mode.

**Parameters** 

**htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

HAL status

Notes

None.

### 47.2.11 Timer Complementary Output Compare functions

#### 47.2.11.1 HAL TIMEX OCN Start

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Start (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Starts the TIM Output Compare signal generation on the

complementary output.

• **htim :** pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• Channel: TIM Channel to be enabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/

794/865 DocID025834 Rev 1



TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes 

None.

### 47.2.11.2 HAL TIMEX OCN Stop

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Stop (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the TIM Output Compare signal generation on the

complementary output.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

 Channel: TIM Channel to be disabled. This parameter can be one of the following values: TIM\_CHANNEL\_1/

TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes • None.

#### 47.2.11.3 HAL\_TIMEx\_OCN\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Start\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Starts the TIM Output Compare signal generation in interrupt

mode on the complementary output.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• Channel: TIM Channel to be enabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/

TIM\_CHANNEL\_2/TIM\_CHANNEL\_3/TIM\_CHANNEL\_4

Return values • HAL status

Notes • None.

### 47.2.11.4 HAL TIMEX OCN Stop IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the TIM Output Compare signal generation in interrupt

mode on the complementary output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channel to be disabled. This parameter can be one of the following values: TIM\_CHANNEL\_1/

TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes • None.

### 47.2.11.5 HAL\_TIMEx\_OCN\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Start\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData, uint16\_t Length)

Function Description Starts the TIM Output Compare signal generation in DMA mode

on the complementary output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Channel: TIM Channel to be enabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/
TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

• **pData**: The source Buffer address.

• Length: The length of data to be transferred from memory to

TIM peripheral

Return values • HAL status

Notes • None.

#### 47.2.11.6 HAL\_TIMEx\_OCN\_Stop\_DMA

UM1725 **HAL** TIM Extension Driver

> HAL\_StatusTypeDef HAL\_TIMEx\_OCN\_Stop\_DMA ( **Function Name** TIM HandleTypeDef \* htim, uint32 t Channel) **Function Description** Stops the TIM Output Compare signal generation in DMA mode on the complementary output. **Parameters** htim : pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module. **Channel:** TIM Channel to be disabled. This parameter can be one of the following values: TIM CHANNEL 1/ TIM\_CHANNEL\_2/TIM\_CHANNEL\_3/TIM\_CHANNEL\_4 Return values

**HAL** status

Notes None.

#### 47.2.12 **Timer Complementary PWM functions**

#### 47.2.12.1 HAL TIMEX PWMN Start

**Function Name** HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Start (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

Starts the PWM signal generation on the complementary output.

Parameters

- htim: pointer to a TIM HandleTypeDef structure that contains the configuration information for TIM module.
- Channel: TIM Channel to be enabled. This parameter can be one of the following values: TIM\_CHANNEL\_1/ TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values **HAL** status

Notes None.

# 47.2.12.2 HAL\_TIMEx\_PWMN\_Stop

**Function Name** HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Stop ( TIM\_HandleTypeDef \* htim, uint32\_t Channel)

**Function Description** 

**Parameters** 

Stops the PWM signal generation on the complementary output.

**htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Channel: TIM Channel to be disabled. This parameter can



be one of the following values: TIM\_CHANNEL\_1/ TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes 

None.

### 47.2.12.3 HAL\_TIMEx\_PWMN\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Start\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Starts the PWM signal generation in interrupt mode on the

complementary output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• Channel: TIM Channel to be disabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/
TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes • None.

# 47.2.12.4 HAL\_TIMEx\_PWMN\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the PWM signal generation in interrupt mode on the

complementary output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• Channel: TIM Channel to be disabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/

TIM\_CHANNEL\_2/ TIM\_CHANNEL\_3/ TIM\_CHANNEL\_4

Return values 

• HAL status

Notes 

None.

### 47.2.12.5 HAL\_TIMEx\_PWMN\_Start\_DMA

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Start\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel, uint32\_t \*

pData, uint16\_t Length)

Function Description Starts the TIM PWM signal generation in DMA mode on the

complementary output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **Channel :** TIM Channel to be enabled. This parameter can be one of the following values: TIM\_CHANNEL\_1/

• pData: The source Buffer address.

Length: The length of data to be transferred from memory to

TIM\_CHANNEL\_2/TIM\_CHANNEL\_3/TIM\_CHANNEL\_4

TIM peripheral

Return values • HAL status

Notes • None.

### 47.2.12.6 HAL TIMEX PWMN Stop DMA

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_PWMN\_Stop\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t Channel)

Function Description Stops the TIM PWM signal generation in DMA mode on the

complementary output.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• Channel: TIM Channel to be disabled. This parameter can

be one of the following values: TIM\_CHANNEL\_1/
TIM\_CHANNEL\_2/TIM\_CHANNEL\_3/TIM\_CHANNEL\_4

Return values • HAL status

Notes • None.

# 47.2.13 Timer Complementary One Pulse functions

### 47.2.13.1 HAL\_TIMEx\_OnePulseN\_Start

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OnePulseN\_Start (

TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Starts the TIM One Pulse signal generation on the complemetary

output.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• **OutputChannel :** TIM Channel to be enabled. This parameter can be one of the following values:

TIM\_CHANNEL\_1 / IM\_CHANNEL\_2

Return values • HAL status

Notes • None.

## 47.2.13.2 HAL\_TIMEx\_OnePulseN\_Stop

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OnePulseN\_Stop (
TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Stops the TIM One Pulse signal generation on the complementary

output.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

• OutputChannel: TIM Channel to be disabled. This parameter can be one of the following values:

TIM CHANNEL 1/TIM CHANNEL 2

Return values 

• HAL status

Notes 

None.

# 47.2.13.3 HAL\_TIMEx\_OnePulseN\_Start\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OnePulseN\_Start\_IT (

800/865 DocID025834 Rev 1



UM1725 HAL TIM Extension Driver

TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Starts the TIM One Pulse signal generation in interrupt mode on

the complementary channel.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

• OutputChannel: TIM Channel to be enabled. This parameter can be one of the following values:

TIM CHANNEL 1/IM CHANNEL 2

Return values • HAL status

Notes • None.

### 47.2.13.4 HAL\_TIMEx\_OnePulseN\_Stop\_IT

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_OnePulseN\_Stop\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t OutputChannel)

Function Description Stops the TIM One Pulse signal generation in interrupt mode on

the complementary channel.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

OutputChannel: TIM Channel to be disabled. This parameter can be one of the following values:

TIM CHANNEL 1/IM CHANNEL 2

Return values 
• HAL status

Notes 

None.

### 47.2.14 Peripheral Control functions

### 47.2.14.1 HAL\_TIMEx\_ConfigCommutationEvent

Function Name HAL\_StatusTypeDef HAL\_TIMEx\_ConfigCommutationEvent (

TIM\_HandleTypeDef \* htim, uint32\_t InputTrigger, uint32\_t

CommutationSource)

Function Description Configure the TIM commutation event sequence.

Parameters • htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

577

- InputTrigger: the Internal trigger corresponding to the Timer Interfacing with the Hall sensor. This parameter can be one of the following values: TIM\_TS\_ITR0 / TIM\_TS\_ITR1 / TIM\_TS\_ITR2 / TIM\_TS\_ITR3 / TIM\_TS\_NONE
- **CommutationSource :** the Commutation Event source. This parameter can be one of the following values:
  - TIM\_COMMUTATION\_TRGI: Commutation source is the TRGI of the Interface Timer
  - TIM\_COMMUTATION\_SOFTWARE: Commutation source is set by software using the COMG bit

# Return values

Notes

#### HAL status

• This function is mandatory to use the commutation event in order to update the configuration at each commutation detection on the TRGI input of the Timer, the typical use of this feature is with the use of another Timer(interface Timer) configured in Hall sensor interface, this interface Timer will generate the commutation at its TRGO output (connected to Timer used in this function) each time the TI1 of the Interface Timer detect a commutation at its input TI1.

# 47.2.14.2 HAL\_TIMEx\_ConfigCommutationEvent\_IT

Function Name HA

HAL\_StatusTypeDef

HAL\_TIMEx\_ConfigCommutationEvent\_IT (

TIM\_HandleTypeDef \* htim, uint32\_t InputTrigger, uint32\_t

CommutationSource)

**Function Description** 

**Parameters** 

Configure the TIM commutation event sequence with interrupt.

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- InputTrigger: the Internal trigger corresponding to the Timer Interfacing with the Hall sensor. This parameter can be one of the following values: TIM\_TS\_ITR0 / TIM\_TS\_ITR1 / TIM\_TS\_ITR2 / TIM\_TS\_ITR3 / TIM\_TS\_NONE
- **CommutationSource :** the Commutation Event source. This parameter can be one of the following values:
  - TIM\_COMMUTATION\_TRGI: Commutation source is the TRGI of the Interface Timer
  - TIM\_COMMUTATION\_SOFTWARE: Commutation source is set by software using the COMG bit

Return values

HAL status

Notes

 This function is mandatory to use the commutation event in order to update the configuration at each commutation detection on the TRGI input of the Timer, the typical use of this feature is with the use of another Timer(interface Timer) configured in Hall sensor interface, this interface Timer will

802/865 DocID025834 Rev 1



generate the commutation at its TRGO output (connected to Timer used in this function) each time the TI1 of the Interface Timer detect a commutation at its input TI1.

# 47.2.14.3 HAL\_TIMEx\_ConfigCommutationEvent\_DMA

Function Name HAL\_StatusTypeDef

HAL\_TIMEx\_ConfigCommutationEvent\_DMA (

TIM\_HandleTypeDef \* htim, uint32\_t InputTrigger, uint32\_t

**CommutationSource)** 

Function Description

**Parameters** 

Configure the TIM commutation event sequence with DMA.

- htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.
- InputTrigger: the Internal trigger corresponding to the Timer Interfacing with the Hall sensor. This parameter can be one of the following values: TIM\_TS\_ITR0 / TIM\_TS\_ITR1 / TIM\_TS\_ITR2 / TIM\_TS\_ITR3 / TIM\_TS\_NONE
- **CommutationSource**: the Commutation Event source. This parameter can be one of the following values:
  - TIM\_COMMUTATION\_TRGI: Commutation source is the TRGI of the Interface Timer
  - TIM\_COMMUTATION\_SOFTWARE: Commutation source is set by software using the COMG bit

Return values

Notes

HAL status

- This function is mandatory to use the commutation event in order to update the configuration at each commutation detection on the TRGI input of the Timer, the typical use of this feature is with the use of another Timer(interface Timer) configured in Hall sensor interface, this interface Timer will generate the commutation at its TRGO output (connected to Timer used in this function) each time the TI1 of the Interface Timer detect a commutation at its input TI1.
- : The user should configure the DMA in his own software, in This function only the COMDE bit is set

#### 47.2.14.4 HAL\_TIMEx\_MasterConfigSynchronization

Function Name HAL\_StatusTypeDef

HAL\_TIMEx\_MasterConfigSynchronization (



TIM HandleTypeDef \* htim, TIM\_MasterConfigTypeDef \* sMasterConfig)

**Function Description** 

Configures the TIM in master mode.

**Parameters** 

htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

sMasterConfig: pointer to a TIM MasterConfigTypeDef structure that contains the selected trigger output (TRGO) and

the Master/Slave mode.

Return values

**HAL** status

Notes

None.

### 47.2.14.5 HAL\_TIMEx\_ConfigBreakDeadTime

HAL\_StatusTypeDef HAL\_TIMEx\_ConfigBreakDeadTime ( **Function Name** 

TIM\_HandleTypeDef \* htim,
TIM\_BreakDeadTimeConfigTypeDef \*

sBreakDeadTimeConfig)

**Function Description** Configures the Break feature, dead time, Lock level, OSSI/OSSR

State and the AOE(automatic output enable).

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module. sBreakDeadTimeConfig: pointer to a

TIM ConfigBreakDeadConfig TypeDef structure that contains the BDTR Register configuration information for the

TIM peripheral.

Return values **HAL** status

Notes None.

#### 47.2.14.6 HAL\_TIMEx\_RemapConfig

HAL StatusTypeDef HAL TIMEx RemapConfig ( **Function Name** TIM\_HandleTypeDef \* htim, uint32\_t Remap)

**Function Description** Configures the TIM2, TIM5 and TIM11 Remapping input

capabilities.

**Parameters** htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module..

804/865 DocID025834 Rev 1



- TIM\_Remap: specifies the TIM input remapping source. This parameter can be one of the following values:
  - TIM\_TIM2\_TIM8\_TRGO: TIM2 ITR1 input is connected to TIM8 Trigger output(default)
  - TIM\_TIM2\_ETH\_PTP: TIM2 ITR1 input is connected to ETH PTP trogger output.
  - TIM\_TIM2\_USBFS\_SOF: TIM2 ITR1 input is connected to USB FS SOF.
  - TIM\_TIM2\_USBHS\_SOF: TIM2 ITR1 input is connected to USB HS SOF.
  - TIM\_TIM5\_GPIO: TIM5 CH4 input is connected to dedicated Timer pin(default)
  - TIM\_TIM5\_LSI: TIM5 CH4 input is connected to LSI clock.
  - TIM\_TIM5\_LSE: TIM5 CH4 input is connected to LSE clock.
  - TIM\_TIM5\_RTC: TIM5 CH4 input is connected to RTC Output event.
  - TIM\_TIM11\_GPIO: TIM11 CH4 input is connected to dedicated Timer pin(default)
  - TIM\_TIM11\_HSE: TIM11 CH4 input is connected to HSE\_RTC clock (HSE divided by a programmable prescaler)

Return values

HAL status

Notes

None.

#### 47.2.15 Extension Callbacks functions

#### 47.2.15.1 HAL TIMEx CommutationCallback

Function Name void HAL\_TIMEx\_CommutationCallback ( TIM\_HandleTypeDef

\* htim)

Function Description

Hall commutation changed callback in non blocking mode.

**Parameters** 

 htim: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values

None.

Notes

None.

## 47.2.15.2 HAL\_TIMEx\_BreakCallback

Function Name void HAL\_TIMEx\_BreakCallback ( TIM\_HandleTypeDef \* htim)

Function Description Hall Break detection callback in non blocking mode.

• **htim**: pointer to a TIM\_HandleTypeDef structure that contains the configuration information for TIM module.

Return values • None.

Notes • None.

# 47.2.16 Extension Peripheral State functions

# 47.2.16.1 HAL\_TIMEx\_HallSensor\_GetState

Function Name HAL\_TIM\_StateTypeDef HAL\_TIMEx\_HallSensor\_GetState (

TIM\_HandleTypeDef \* htim)

Function Description Return the TIM Hall Sensor interface state.

• htim: pointer to a TIM\_HandleTypeDef structure that

contains the configuration information for TIM module.

Return values • HAL state

Notes • None.

# 47.3 TIMEx Firmware driver defines

#### 47.3.1 TIMEx

**TIMEx** 

TIMEx\_AOE\_Bit\_Set\_Reset

#define: TIM\_AUTOMATICOUTPUT\_ENABLE (TIM\_BDTR\_AOE)

• #define: TIM\_AUTOMATICOUTPUT\_DISABLE ((uint32\_t)0x0000)

#### TIMEx Break Input enable disable

- #define: TIM\_BREAK\_ENABLE (TIM\_BDTR\_BKE)
- #define: TIM\_BREAK\_DISABLE ((uint32\_t)0x0000)

#### TIMEx\_Break\_Polarity

- #define: TIM\_BREAKPOLARITY\_LOW ((uint32\_t)0x0000)
- #define: TIM\_BREAKPOLARITY\_HIGH (TIM\_BDTR\_BKP)

#### TIMEx\_Commutation\_Mode

- #define: TIM\_COMMUTATION\_TRGI (TIM\_CR2\_CCUS)
- #define: TIM\_COMMUTATION\_SOFTWARE ((uint32\_t)0x0000)

#### TIMEx\_Lock\_level

- #define: TIM\_LOCKLEVEL\_OFF ((uint32\_t)0x0000)
- #define: TIM\_LOCKLEVEL\_1 (TIM\_BDTR\_LOCK\_0)
- #define: TIM\_LOCKLEVEL\_2 (TIM\_BDTR\_LOCK\_1)
- #define: TIM\_LOCKLEVEL\_3 (TIM\_BDTR\_LOCK)

#### TIMEx\_Master\_Mode\_Selection

• #define: TIM\_TRGO\_RESET ((uint32\_t)0x0000)

HAL TIM Extension Driver UM1725

- #define: TIM\_TRGO\_ENABLE (TIM\_CR2\_MMS\_0)
- #define: TIM\_TRGO\_UPDATE (TIM\_CR2\_MMS\_1)
- #define: TIM\_TRGO\_OC1 ((TIM\_CR2\_MMS\_1 | TIM\_CR2\_MMS\_0))
- #define: TIM\_TRGO\_OC1REF (TIM\_CR2\_MMS\_2)
- #define: TIM\_TRGO\_OC2REF ((TIM\_CR2\_MMS\_2 | TIM\_CR2\_MMS\_0))
- #define: TIM\_TRGO\_OC3REF ((TIM\_CR2\_MMS\_2 | TIM\_CR2\_MMS\_1))
- #define: TIM\_TRGO\_OC4REF ((TIM\_CR2\_MMS\_2 | TIM\_CR2\_MMS\_1 | TIM\_CR2\_MMS\_0))

### TIMEx\_Master\_Slave\_Mode

- #define: TIM\_MASTERSLAVEMODE\_ENABLE ((uint32\_t)0x0080)
- #define: TIM\_MASTERSLAVEMODE\_DISABLE ((uint32\_t)0x0000)

### TIMEx\_OSSI\_Off\_State\_Selection\_for\_Idle\_mode\_state

- #define: TIM\_OSSI\_ENABLE (TIM\_BDTR\_OSSI)
- #define: TIM\_OSSI\_DISABLE ((uint32\_t)0x0000)

## TIMEx\_OSSR\_Off\_State\_Selection\_for\_Run\_mode\_state

- #define: TIM\_OSSR\_ENABLE (TIM\_BDTR\_OSSR)
- #define: TIM\_OSSR\_DISABLE ((uint32\_t)0x0000)

### TIMEx\_Remap

- #define: *TIM\_TIM2\_TIM8\_TRGO (0x00000000)*
- #define: *TIM\_TIM2\_ETH\_PTP (0x00000400)*
- #define: *TIM\_TIM2\_USBFS\_SOF (0x00000800)*
- #define: TIM\_TIM2\_USBHS\_SOF (0x00000C00)
- #define: *TIM\_TIM5\_GPIO (0x00000000)*
- #define: *TIM\_TIM5\_LSI (0x00000040)*
- #define: *TIM\_TIM5\_LSE (0x00000080)*
- #define: *TIM\_TIM5\_RTC (0x000000C0)*
- #define: TIM\_TIM11\_GPIO (0x00000000)

• #define: *TIM\_TIM11\_HSE (0x00000002)* 

# 48 HAL UART Generic Driver

# 48.1 UART Firmware driver registers structures

### 48.1.1 UART HandleTypeDef

UART\_HandleTypeDef is defined in the stm32f4xx\_hal\_uart.h
Data Fields

- USART\_TypeDef \* Instance
- UART\_InitTypeDef Init
- uint8 t \* pTxBuffPtr
- uint16\_t TxXferSize
- uint16\_t TxXferCount
- uint8\_t \* pRxBuffPtr
- uint16 t RxXferSize
- uint16 t RxXferCount
- DMA HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_UART\_StateTypeDef State
- \_\_IO HAL\_UART\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- USART\_TypeDef\* UART\_HandleTypeDef::Instance
- UART\_InitTypeDef UART\_HandleTypeDef::Init
- uint8\_t\* UART\_HandleTypeDef::pTxBuffPtr
- uint16\_t UART\_HandleTypeDef::TxXferSize
- uint16\_t UART\_HandleTypeDef::TxXferCount
- uint8\_t\* UART\_HandleTypeDef::pRxBuffPtr
- uint16\_t UART\_HandleTypeDef::RxXferSize
- uint16\_t UART\_HandleTypeDef::RxXferCount
- DMA\_HandleTypeDef\* UART\_HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* UART\_HandleTypeDef::hdmarx
- HAL LockTypeDef UART HandleTypeDef::Lock
- \_\_IO HAL\_UART\_StateTypeDef UART\_HandleTypeDef::State
- \_\_IO HAL\_UART\_ErrorTypeDef UART\_HandleTypeDef::ErrorCode

## 48.1.2 UART\_InitTypeDef

UART\_InitTypeDef is defined in the stm32f4xx\_hal\_uart.h
Data Fields

uint32 t BaudRate



- uint32 t WordLength
- uint32 t StopBits
- uint32\_t Parity
- uint32 t Mode
- uint32 t HwFlowCtl
- uint32\_t OverSampling

#### **Field Documentation**

#### uint32\_t UART\_InitTypeDef::BaudRate

- This member configures the UART communication baud rate. The baud rate is computed using the following formula: IntegerDivider = ((PCLKx) / (8 \* (OVR8+1) \* (huart->Init.BaudRate)))FractionalDivider = ((IntegerDivider ((uint32\_t) IntegerDivider)) \* 8 \* (OVR8+1)) + 0.5 Where OVR8 is the "oversampling by 8 mode" configuration bit in the CR1 register.
- uint32\_t UART\_InitTypeDef::WordLength
  - Specifies the number of data bits transmitted or received in a frame. This
    parameter can be a value of <u>UART\_Word\_Length</u>
- uint32\_t UART\_InitTypeDef::StopBits
  - Specifies the number of stop bits transmitted. This parameter can be a value of UART\_Stop\_Bits
- uint32\_t UART\_InitTypeDef::Parity
  - Specifies the parity mode. This parameter can be a value of <u>UART\_Parity</u>
- uint32\_t UART\_InitTypeDef::Mode
  - Specifies wether the Receive or Transmit mode is enabled or disabled. This
    parameter can be a value of *UART\_Mode*
- uint32 t UART InitTypeDef::HwFlowCtl
  - Specifies wether the hardware flow control mode is enabled or disabled. This
    parameter can be a value of <u>UART\_Hardware\_Flow\_Control</u>
- uint32\_t UART\_InitTypeDef::OverSampling
  - Specifies wether the Over sampling 8 is enabled or disabled, to achieve higher speed (up to fPCLK/8). This parameter can be a value of *UART Over Sampling*

### 48.1.3 USART\_TypeDef

USART\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_ t SR
- \_\_IO uint32\_t DR
- IO uint32 t BRR
- IO uint32 t CR1
- \_\_IO uint32\_t CR2
- \_\_IO uint32\_t CR3
- IO uint32 t GTPR

#### **Field Documentation**

- \_\_IO uint32\_t USART\_TypeDef::SR
  - USART Status register, Address offset: 0x00
- \_\_IO uint32\_t USART\_TypeDef::DR
  - USART Data register, Address offset: 0x04
- \_\_IO uint32\_t USART\_TypeDef::BRR
  - USART Baud rate register, Address offset: 0x08
- \_\_IO uint32\_t USART\_TypeDef::CR1
  - USART Control register 1, Address offset: 0x0C
- \_\_IO uint32\_t USART\_TypeDef::CR2
  - USART Control register 2, Address offset: 0x10
- \_\_IO uint32\_t USART\_TypeDef::CR3
  - USART Control register 3, Address offset: 0x14
- \_\_IO uint32\_t USART\_TypeDef::GTPR
  - USART Guard time and prescaler register, Address offset: 0x18

# 48.2 UART Firmware driver API description

The following section lists the various functions of the UART library.

### 48.2.1 How to use this driver

The UART HAL driver can be used as follows:

- 1. Declare a UART\_HandleTypeDef handle structure.
- Initialize the UART low level resources by implementing the HAL\_UART\_MspInit() API:
  - a. Enable the USARTx interface clock.
  - b. UART pins configuration:
    - Enable the clock for the UART GPIOs.
    - Configure these UART pins as alternate function pull-up.
  - NVIC configuration if you need to use interrupt process (HAL\_UART\_Transmit\_IT() and HAL\_UART\_Receive\_IT() APIs):
    - Configure the USARTx interrupt priority.
    - Enable the NVIC USART IRQ handle.
  - DMA Configuration if you need to use DMA process (HAL\_UART\_Transmit\_DMA() and HAL\_UART\_Receive\_DMA() APIs):
    - Declare a DMA handle structure for the Tx/Rx stream.
    - Enable the DMAx interface clock.
    - Configure the declared DMA handle structure with the required Tx/Rx parameters.
    - Configure the DMA Tx/Rx Stream.
    - Associate the initialized DMA handle to the UART DMA Tx/Rx handle.
    - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.
- 3. Program the Baud Rate, Word Length, Stop Bit, Parity, Hardware flow control and Mode(Receiver/Transmitter) in the Init structure.
- 4. For the UART asynchronous mode, initialize the UART registers by calling the HAL UART Init() API.
- 5. For the UART Half duplex mode, initialize the UART registers by calling the HAL HalfDuplex Init() API.
- 6. For the LIN mode, initialize the UART registers by calling the HAL\_LIN\_Init() API.

7. For the Multi-Processor mode, initialize the UART registers by calling the HAL MultiProcessor Init() API.



The specific UART interrupts (Transmission complete interrupt, RXNE interrupt and Error Interrupts) will be managed using the macros \_\_HAL\_UART\_ENABLE\_IT() and \_\_HAL\_UART\_DISABLE\_IT() inside the transmit and receive process.



These APIs (HAL\_UART\_Init() and HAL\_HalfDuplex\_Init()) configure also the low level Hardware GPIO, CLOCK, CORTEX...etc) by calling the customed HAL UART MspInit() API.

Three operation modes are available within this driver :

# Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_UART\_Transmit()
- Receive an amount of data in blocking mode using HAL\_UART\_Receive()

## Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL UART Transmit IT()
- At transmission end of half transfer HAL\_UART\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_TxHalfCpltCallback
- At transmission end of transfer HAL\_UART\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL\_UART\_Receive\_IT()
- At reception end of half transfer HAL\_UART\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_RxHalfCpltCallback
- At reception end of transfer HAL\_UART\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_RxCpltCallback
- In case of transfer Error, HAL\_UART\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_UART\_ErrorCallback

#### **DMA** mode IO operation

- Send an amount of data in non blocking mode (DMA) using HAL\_UART\_Transmit\_DMA()
- At transmission end of half transfer HAL\_UART\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_TxHalfCpltCallback
- At transmission end of transfer HAL\_UART\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL\_UART\_Receive\_DMA()

 At reception end of half transfer HAL\_UART\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_RxHalfCpltCallback

- At reception end of transfer HAL\_UART\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_UART\_RxCpltCallback
- In case of transfer Error, HAL\_UART\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_UART\_ErrorCallback
- Pause the DMA Transfer using HAL\_UART\_DMAPause()
- Resume the DMA Transfer using HAL\_UART\_DMAResume()
- Stop the DMA Transfer using HAL\_UART\_DMAStop()

### **UART HAL driver macros list**

Below the list of most used macros in UART HAL driver.

- \_\_HAL\_UART\_ENABLE: Enable the UART peripheral
- \_\_HAL\_UART\_DISABLE: Disable the UART peripheral
- \_\_HAL\_UART\_GET\_FLAG : Check whether the specified UART flag is set or not
- \_\_HAL\_UART\_CLEAR\_FLAG : Clear the specified UART pending flag
- \_\_HAL\_UART\_ENABLE\_IT: Enable the specified UART interrupt
- \_\_HAL\_UART\_DISABLE\_IT: Disable the specified UART interrupt



You can refer to the UART HAL driver header file for more useful macros

### 48.2.2 Initialization and Configuration functions

This subsection provides a set of functions allowing to initialize the USARTx or the UARTy in asynchronous mode.

- For the asynchronous mode only these parameters can be configured:
  - Baud Rate
  - Word Length
  - Stop Bit
  - Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Refer to the STM32F4xx reference manual (RM0090) for the UART frame formats depending on the frame length defined by the M bit (8-bits or 9-bits).
  - Hardware flow control
  - Receiver/transmitter modes
  - Over Sampling Methode

The HAL\_UART\_Init(), HAL\_HalfDuplex\_Init(), HAL\_LIN\_Init() and HAL\_MultiProcessor\_Init() APIs follow respectively the UART asynchronous, UART Half duplex, LIN and Multi-Processor configuration procedures (details for the procedures are available in reference manual (RM0329)).

- HAL\_UART\_Init()
- HAL\_HalfDuplex\_Init()
- HAL LIN Init()
- HAL\_MultiProcessor\_Init()
- HAL\_UART\_DeInit()
- HAL\_UART\_MspInit()



HAL\_UART\_MspDeInit()

# 48.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the UART asynchronous and Half duplex data transfers.

- 1. There are two modes of transfer:
  - Blocking mode: The communication is performed in polling mode. The HAL status of all data processing is returned by the same function after finishing transfer.
  - Non blocking mode: The communication is performed using Interrupts or DMA, these APIs return the HAL status. The end of the data processing will be indicated through the dedicated UART IRQ when using Interrupt mode or the DMA IRQ when using DMA mode. The HAL\_UART\_TxCpltCallback(), HAL\_UART\_RxCpltCallback() user callbacks will be executed respectively at the end of the transmit or receive process. The HAL\_UART\_ErrorCallback() user callback will be executed when a communication error is detected.
- 2. Blocking mode APIs are:
  - HAL\_UART\_Transmit()
  - HAL\_UART\_Receive()
- 3. Non Blocking mode APIs with Interrupt are:
  - HAL\_UART\_Transmit\_IT()
  - HAL\_UART\_Receive\_IT()
  - HAL UART IRQHandler()
- 4. Non Blocking mode functions with DMA are:
  - HAL\_UART\_Transmit\_DMA()
  - HAL UART Receive DMA()
- 5. A set of Transfer Complete Callbacks are provided in non blocking mode:
  - HAL\_UART\_TxCpltCallback()
  - HAL\_UART\_RxCpltCallback()
  - HAL UART ErrorCallback()



In the Half duplex communication, it is forbidden to run the transmit and receive process in parallel, the UART state HAL\_UART\_STATE\_BUSY\_TX\_RX can't be useful.

- HAL\_UART\_Transmit()
- HAL\_UART\_Receive()
- HAL\_UART\_Transmit\_IT()
- HAL\_UART\_Receive\_IT()
- HAL UART Transmit DMA()
- HAL\_UART\_Receive\_DMA()
- HAL\_UART\_DMAPause()
- HAL UART DMAResume()
- HAL\_UART\_DMAStop()
- HAL\_UART\_IRQHandler()
- HAL\_UART\_TxCpltCallback()
- HAL\_UART\_TxHalfCpltCallback()
- HAL\_UART\_RxCpltCallback()
- HAL\_UART\_RxHalfCpltCallback()
- HAL UART ErrorCallback()

### 48.2.4 Peripheral Control functions

This subsection provides a set of functions allowing to control the UART:

- HAL\_LIN\_SendBreak() API can be helpful to transmit the break character.
- HAL\_MultiProcessor\_EnterMuteMode() API can be helpful to enter the UART in mute mode.
- HAL\_MultiProcessor\_ExitMuteMode() API can be helpful to exit the UART mute mode by software.
- HAL\_LIN\_SendBreak()
- HAL\_MultiProcessor\_EnterMuteMode()
- HAL\_MultiProcessor\_ExitMuteMode()
- HAL\_HalfDuplex\_EnableTransmitter()
- HAL HalfDuplex EnableReceiver()

### 48.2.5 Peripheral State and Errors functions

This subsection provides a set of functions allowing to return the State of UART communication process, return Peripheral Errors occurred during communication process

- HAL\_UART\_GetState() API can be helpful to check in run-time the state of the UART peripheral.
- HAL\_UART\_GetError() check in run-time errors that could be occurred during communication.
- HAL\_UART\_GetState()
- HAL\_UART\_GetError()

#### 48.2.6 Initialization and de-initialization functions

#### **48.2.6.1 HAL UART Init**

Function Name HAL\_StatusTypeDef HAL\_UART\_Init ( UART\_HandleTypeDef \*

huart)

Function Description Initializes the UART mode according to the specified parameters

in the UART\_InitTypeDef and create the associated handle.

• huart : pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

Return values 

• HAL status

Notes 

None.

## 48.2.6.2 HAL\_HalfDuplex\_Init



**Function Name** HAL\_StatusTypeDef HAL\_HalfDuplex\_Init (

UART\_HandleTypeDef \* huart)

**Function Description** Initializes the half-duplex mode according to the specified

parameters in the UART\_InitTypeDef and create the associated

handle.

**Parameters huart**: pointer to a UART HandleTypeDef structure that

contains the configuration information for the specified UART

Return values **HAL** status

Notes None.

#### 48.2.6.3 HAL\_LIN\_Init

**Function Name** HAL StatusTypeDef HAL LIN Init ( UART HandleTypeDef \*

huart, uint32\_t BreakDetectLength)

**Function Description** Initializes the LIN mode according to the specified parameters in

the UART InitTypeDef and create the associated handle.

**Parameters** huart : pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

**BreakDetectLength**: Specifies the LIN break detection length. This parameter can be one of the following values:

UART\_LINBREAKDETECTLENGTH\_10B: 10-bit

break detection **UART LINBREAKDETECTLENGTH 11B:** 11-bit

break detection

Return values **HAL** status

Notes None.

#### 48.2.6.4 **HAL MultiProcessor Init**

**Function Name** HAL\_StatusTypeDef HAL\_MultiProcessor\_Init (

UART\_HandleTypeDef \* huart, uint8\_t Address, uint32\_t

WakeUpMethode)



UM1725 HAL UART Generic Driver

**Function Description** 

Initializes the Multi-Processor mode according to the specified parameters in the UART\_InitTypeDef and create the associated handle.

**Parameters** 

**huart:** pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

- Address: USART address
- WakeUpMethode: specifies the USART wakeup method. This parameter can be one of the following values:
  - UART\_WAKEUPMETHODE\_IDLELINE: Wakeup by an idle line detection
  - UART\_WAKEUPMETHODE\_ADDRESSMARK:
     Wakeup by an address mark

Return values

HAL status

Notes

None.

### 48.2.6.5 HAL\_UART\_Delnit

Function Name HAL\_StatusTypeDef HAL\_UART\_DeInit (

UART\_HandleTypeDef \* huart)

**Function Description** 

Delnitializes the UART peripheral.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

HAL status

Notes

None.

#### 48.2.6.6 HAL UART MspInit

Function Name void HAL\_UART\_MspInit ( UART\_HandleTypeDef \* huart)

**Function Description** 

**UART MSP Init.** 

Parameters

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

None.



Notes

None.

### 48.2.6.7 HAL\_UART\_MspDeInit

Function Name void HAL\_UART\_MspDeInit ( UART\_HandleTypeDef \* huart)

**Function Description** 

**UART MSP Delnit.** 

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

None.

Notes

None.

## 48.2.7 IO operation functions

# 48.2.7.1 HAL\_UART\_Transmit

Function Name HAL\_StatusTypeDef HAL\_UART\_Transmit (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size,

uint32\_t Timeout)

**Function Description** 

Sends an amount of data in blocking mode.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

pData: Pointer to data buffer
Size: Amount of data to be sent
Timeout: Timeout duration

Return values 

• HAL status

Notes • None.

#### 48.2.7.2 HAL\_UART\_Receive

Function Name HAL\_StatusTypeDef HAL\_UART\_Receive (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size,

uint32\_t Timeout)

**Function Description** 

Receives an amount of data in blocking mode.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

• **pData**: Pointer to data buffer

• Size: Amount of data to be received

Timeout: Timeout duration

Return values

HAL status

Notes

None.

### 48.2.7.3 HAL\_UART\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_UART\_Transmit\_IT (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Sends an amount of data in non blocking mode.

Parameters

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

module

pData: Pointer to data buffer
Size: Amount of data to be sent

Return values

HAL status

Notes

None.

### 48.2.7.4 HAL UART Receive IT

Function Name HAL\_StatusTypeDef HAL\_UART\_Receive\_IT (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Receives an amount of data in non blocking mode.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.



DocID025834 Rev 1

821/865

• pData : Pointer to data buffer

Size: Amount of data to be received

Return values 

• HAL status

Notes 

None.

### 48.2.7.5 HAL UART Transmit DMA

Function Name HAL\_StatusTypeDef HAL\_UART\_Transmit\_DMA (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size)

Function Description

Sends an amount of data in non blocking mode.

Parameters

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

pData : Pointer to data bufferSize : Amount of data to be sent

Return values

HAL status

Notes

None.

# 48.2.7.6 HAL\_UART\_Receive\_DMA

Function Name HAL\_StatusTypeDef HAL\_UART\_Receive\_DMA (

UART\_HandleTypeDef \* huart, uint8\_t \* pData, uint16\_t Size)

**Function Description** 

Receives an amount of data in non blocking mode.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

pData : Pointer to data buffer

Size: Amount of data to be received

Return values

HAL status

Notes

• When the UART parity is enabled (PCE = 1) the data received contain the parity bit.

# 48.2.7.7 HAL\_UART\_DMAPause

Function Name HAL\_StatusTypeDef HAL\_UART\_DMAPause (

UART\_HandleTypeDef \* huart)

**Function Description** 

Pauses the DMA Transfer.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values 

• HAL status

Notes 

None.

### 48.2.7.8 HAL\_UART\_DMAResume

Function Name HAL\_StatusTypeDef HAL\_UART\_DMAResume (

UART\_HandleTypeDef \* huart)

**Function Description** 

Resumes the DMA Transfer.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

Return values •

HAL status

Notes

None.

### 48.2.7.9 HAL\_UART\_DMAStop

Function Name HAL\_StatusTypeDef HAL\_UART\_DMAStop (

UART\_HandleTypeDef \* huart)

**Function Description** 

Stops the DMA Transfer.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

Return values • HAL status

Notes

None.

### 48.2.7.10 HAL\_UART\_IRQHandler

Function Name void HAL\_UART\_IRQHandler ( UART\_HandleTypeDef \* huart)

**Function Description** 

This function handles UART interrupt request.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

None.

Notes

• None.

# 48.2.7.11 HAL\_UART\_TxCpltCallback

Function Name void HAL\_UART\_TxCpltCallback ( UART\_HandleTypeDef \*

huart)

**Function Description** 

Tx Transfer completed callbacks.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

None.

Notes

None.

## 48.2.7.12 HAL\_UART\_TxHalfCpltCallback

Function Name void HAL\_UART\_TxHalfCpltCallback ( UART\_HandleTypeDef \*

huart)

Function Description Tx Half Transfer completed callbacks.

824/865 DocID025834 Rev 1



| Parameters    | • | <b>huart:</b> pointer to a UART_HandleTypeDef structure that contains the configuration information for the specified UART module. |
|---------------|---|------------------------------------------------------------------------------------------------------------------------------------|
| Return values | • | None.                                                                                                                              |
| Notes         | • | None.                                                                                                                              |

## 48.2.7.13 HAL\_UART\_RxCpltCallback

| Function Name | void HAL_UART_Rx | xCpltCallback(U | JART_ | HandleTypeDef * |
|---------------|------------------|-----------------|-------|-----------------|
|---------------|------------------|-----------------|-------|-----------------|

huart)

Function Description Rx Transfer completed callbacks.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

contains the configuration information for the specified UART

module.

Return values • None.

Notes • None.

# 48.2.7.14 HAL\_UART\_RxHalfCpltCallback

Function Name void HAL\_UART\_RxHalfCpltCallback ( UART\_HandleTypeDef

\* huart)

Function Description Rx Half Transfer completed callbacks.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

contains the configuration information for the specified UART

module.

Return values 

None.

Notes 

None.

### 48.2.7.15 HAL\_UART\_ErrorCallback



Function Name void HAL\_UART\_ErrorCallback ( UART\_HandleTypeDef \*

huart)

Function Description

UART error callbacks.

**Parameters** 

**huart:** pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

None.

Notes

None.

# 48.2.8 Peripheral Control functions

# 48.2.8.1 HAL\_LIN\_SendBreak

Function Name HAL\_StatusTypeDef HAL\_LIN\_SendBreak (

UART\_HandleTypeDef \* huart)

**Function Description** 

Transmits break characters.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

Return values 

• HAL status

Notes • None.

### 48.2.8.2 HAL\_MultiProcessor\_EnterMuteMode

Function Name HAL\_StatusTypeDef HAL\_MultiProcessor\_EnterMuteMode (

UART\_HandleTypeDef \* huart)

**Function Description** 

Enters the UART in mute mode.

**Parameters** 

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART module.

Return values

HAL status

Notes

None.

#### 48.2.8.3 HAL MultiProcessor ExitMuteMode

Function Name HAL\_StatusTypeDef HAL\_MultiProcessor\_ExitMuteMode (

UART\_HandleTypeDef \* huart)

Function Description Exits the UART mute mode: wake up software.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

contains the configuration information for the specified UART

module.

Return values 
• HAL status

Notes • None.

### 48.2.8.4 HAL\_HalfDuplex\_EnableTransmitter

Function Name HAL\_StatusTypeDef HAL\_HalfDuplex\_EnableTransmitter (

UART\_HandleTypeDef \* huart)

**Function Description** 

Enables the UART transmitter and disables the UART receiver.

Parameters

 huart: pointer to a UART\_HandleTypeDef structure that contains the configuration information for the specified UART

module.

Return values • HAL status

Notes 

None.

#### 48.2.8.5 HAL HalfDuplex EnableReceiver

Function Name HAL\_StatusTypeDef HAL\_HalfDuplex\_EnableReceiver (

UART\_HandleTypeDef \* huart)

Function Description Enables the UART receiver and disables the UART transmitter.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

DocID025834 Rev 1 827/865

contains the configuration information for the specified UART

module.

Return values 

• HAL status

Notes 

None.

## 48.2.9 Peripheral State and Errors functions

## 48.2.9.1 HAL\_UART\_GetState

Function Name HAL\_UART\_StateTypeDef HAL\_UART\_GetState (

UART\_HandleTypeDef \* huart)

Function Description Returns the UART state.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

contains the configuration information for the specified UART

module.

Return values 

• HAL state

Notes • None.

### 48.2.9.2 HAL\_UART\_GetError

Function Name uint32\_t HAL\_UART\_GetError ( UART\_HandleTypeDef \*

huart)

Function Description Return the UART error code.

Parameters • huart : pointer to a UART\_HandleTypeDef structure that

contains the configuration information for the specified UART.

Return values • UART Error Code

Notes 

None.

## 48.3 UART Firmware driver defines

### 48.3.1 UART

**UART** 

## UART\_Flags

- #define: UART\_FLAG\_CTS ((uint32\_t)0x00000200)
- #define: *UART\_FLAG\_LBD* ((uint32\_t)0x00000100)
- #define: **UART\_FLAG\_TXE** ((uint32\_t)0x00000080)
- #define: *UART\_FLAG\_TC* ((uint32\_t)0x00000040)
- #define: UART\_FLAG\_RXNE ((uint32\_t)0x00000020)
- #define: *UART\_FLAG\_IDLE* ((uint32\_t)0x00000010)
- #define: *UART\_FLAG\_ORE* ((uint32\_t)0x00000008)
- #define: *UART\_FLAG\_NE* ((uint32\_t)0x00000004)
- #define: *UART\_FLAG\_FE* ((uint32\_t)0x00000002)
- #define: *UART\_FLAG\_PE* ((uint32\_t)0x00000001)

## UART\_Hardware\_Flow\_Control

• #define: **UART\_HWCONTROL\_NONE** ((uint32\_t)0x00000000)

- #define: UART\_HWCONTROL\_RTS ((uint32\_t)USART\_CR3\_RTSE)
- #define: UART\_HWCONTROL\_CTS ((uint32\_t)USART\_CR3\_CTSE)
- #define: UART\_HWCONTROL\_RTS\_CTS ((uint32\_t)(USART\_CR3\_RTSE | USART\_CR3\_CTSE))

## UART\_Interrupt\_definition

- #define: *UART\_IT\_PE* ((uint32\_t)0x10000100)
- #define: UART\_IT\_TXE ((uint32\_t)0x10000080)
- #define: *UART\_IT\_TC* ((uint32\_t)0x10000040)
- #define: *UART\_IT\_RXNE* ((uint32\_t)0x10000020)
- #define: *UART\_IT\_IDLE* ((uint32\_t)0x10000010)
- #define: *UART\_IT\_LBD* ((*uint32\_t*)0x20000040)
- #define: UART\_IT\_CTS ((uint32\_t)0x30000400)
- #define: UART\_IT\_ERR ((uint32\_t)0x30000001)

UM1725 HAL UART Generic Driver

#### UART LIN Break Detection Length

- #define: UART\_LINBREAKDETECTLENGTH\_10B ((uint32\_t)0x00000000)
- #define: UART\_LINBREAKDETECTLENGTH\_11B ((uint32\_t)0x00000020)

#### UART\_Mode

- #define: UART\_MODE\_RX ((uint32\_t)USART\_CR1\_RE)
- #define: UART\_MODE\_TX ((uint32\_t)USART\_CR1\_TE)
- #define: UART\_MODE\_TX\_RX ((uint32\_t)(USART\_CR1\_TE | USART\_CR1\_RE))

#### UART\_Over\_Sampling

- #define: *UART\_OVERSAMPLING\_16 ((uint32\_t)0x00000000)*
- #define: UART\_OVERSAMPLING\_8 ((uint32\_t)USART\_CR1\_OVER8)

## UART\_Parity

- #define: *UART\_PARITY\_NONE* ((uint32\_t)0x00000000)
- #define: UART\_PARITY\_EVEN ((uint32\_t)USART\_CR1\_PCE)
- #define: UART\_PARITY\_ODD ((uint32\_t)(USART\_CR1\_PCE | USART\_CR1\_PS))

### UART\_State

#define: UART\_STATE\_DISABLE ((uint32\_t)0x00000000)

• #define: UART\_STATE\_ENABLE ((uint32\_t)USART\_CR1\_UE)

### UART\_Stop\_Bits

- #define: *UART\_STOPBITS\_1* ((uint32\_t)0x00000000)
- #define: UART\_STOPBITS\_2 ((uint32\_t)USART\_CR2\_STOP\_1)

### UART\_WakeUp\_functions

- #define: UART\_WAKEUPMETHODE\_IDLELINE ((uint32\_t)0x00000000)
- #define: UART\_WAKEUPMETHODE\_ADDRESSMARK ((uint32\_t)0x00000800)

## UART\_Word\_Length

- #define: *UART\_WORDLENGTH\_8B ((uint32\_t)0x00000000)*
- #define: UART\_WORDLENGTH\_9B ((uint32\_t)USART\_CR1\_M)

# 49 HAL USART Generic Driver

## 49.1 USART Firmware driver registers structures

## 49.1.1 USART\_HandleTypeDef

USART\_HandleTypeDef is defined in the stm32f4xx\_hal\_usart.h
Data Fields

- USART\_TypeDef \* Instance
- USART\_InitTypeDef Init
- uint8 t \* pTxBuffPtr
- uint16\_t TxXferSize
- \_\_IO uint16\_t TxXferCount
- uint8\_t \* pRxBuffPtr
- uint16 t RxXferSize
- IO uint16 t RxXferCount
- DMA\_HandleTypeDef \* hdmatx
- DMA\_HandleTypeDef \* hdmarx
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_USART\_StateTypeDef State
- \_\_IO HAL\_USART\_ErrorTypeDef ErrorCode

#### **Field Documentation**

- USART\_TypeDef\* USART\_HandleTypeDef::Instance
- USART\_InitTypeDef USART\_HandleTypeDef::Init
- uint8\_t\* USART\_HandleTypeDef::pTxBuffPtr
- uint16\_t USART\_HandleTypeDef::TxXferSize
- \_\_IO uint16\_t USART\_HandleTypeDef::TxXferCount
- uint8\_t\* USART\_HandleTypeDef::pRxBuffPtr
- uint16\_t USART\_HandleTypeDef::RxXferSize
- IO uint16 t USART HandleTypeDef::RxXferCount
- DMA\_HandleTypeDef\* USART\_HandleTypeDef::hdmatx
- DMA\_HandleTypeDef\* USART\_HandleTypeDef::hdmarx
- HAL LockTypeDef USART HandleTypeDef::Lock
- \_\_IO HAL\_USART\_StateTypeDef USART\_HandleTypeDef::State
- \_\_IO HAL\_USART\_ErrorTypeDef USART\_HandleTypeDef::ErrorCode

## 49.1.2 USART\_InitTypeDef

USART\_InitTypeDef is defined in the stm32f4xx\_hal\_usart.h
Data Fields

uint32 t BaudRate



- uint32 t WordLength
- uint32 t StopBits
- uint32\_t Parity
- uint32 t Mode
- uint32\_t CLKPolarity
- uint32 t CLKPhase
- uint32 t CLKLastBit

#### **Field Documentation**

#### uint32\_t USART\_InitTypeDef::BaudRate

This member configures the Usart communication baud rate. The baud rate is computed using the following formula: IntegerDivider = ((PCLKx) / (8 \* (husart->Init.BaudRate)))FractionalDivider = ((IntegerDivider - ((uint32\_t) IntegerDivider)) \* 8) + 0.5

#### uint32\_t USART\_InitTypeDef::WordLength

Specifies the number of data bits transmitted or received in a frame. This
parameter can be a value of USART\_Word\_Length

## • uint32\_t USART\_InitTypeDef::StopBits

 Specifies the number of stop bits transmitted. This parameter can be a value of USART\_Stop\_Bits

## • uint32\_t USART\_InitTypeDef::Parity

Specifies the parity mode. This parameter can be a value of USART\_Parity

## • uint32\_t USART\_InitTypeDef::Mode

Specifies wether the Receive or Transmit mode is enabled or disabled. This
parameter can be a value of USART\_Mode

#### uint32\_t USART\_InitTypeDef::CLKPolarity

 Specifies the steady state of the serial clock. This parameter can be a value of USART\_Clock\_Polarity

#### uint32\_t USART\_InitTypeDef::CLKPhase

 Specifies the clock transition on which the bit capture is made. This parameter can be a value of USART\_Clock\_Phase

#### uint32 t USART InitTypeDef::CLKLastBit

 Specifies whether the clock pulse corresponding to the last transmitted data bit (MSB) has to be output on the SCLK pin in synchronous mode. This parameter can be a value of <u>USART\_Last\_Bit</u>

### 49.1.3 USART TypeDef

USART\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_\_IO uint32\_t SR
- \_\_IO uint32\_t DR
- \_\_IO uint32\_t BRR
- \_\_IO uint32\_t CR1
- \_\_IO uint32\_t CR2
- IO uint32 t CR3
- \_\_IO uint32\_t GTPR

#### **Field Documentation**

\_\_IO uint32\_t USART\_TypeDef::SR

 USART Status register, Address offset: 0x00

 \_\_IO uint32\_t USART\_TypeDef::DR

 USART Data register, Address offset: 0x04
 \_\_IO uint32\_t USART\_TypeDef::BRR
 USART Baud rate register, Address offset: 0x08

 \_\_IO uint32\_t USART\_TypeDef::CR1
 USART Control register 1, Address offset: 0x0C
 \_\_IO uint32\_t USART\_TypeDef::CR2
 USART Control register 2, Address offset: 0x10
 \_\_IO uint32\_t USART\_TypeDef::CR3
 USART Control register 3, Address offset: 0x14
 \_\_IO uint32\_t USART\_TypeDef::GTPR

 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef::GTPR
 \_\_IO uint32\_t USART\_TypeDef:

## 49.2 USART Firmware driver API description

The following section lists the various functions of the USART library.

#### 49.2.1 How to use this driver

The USART HAL driver can be used as follows:

- 1. Declare a USART\_HandleTypeDef handle structure.
- Initialize the USART low level resources by implementing the HAL\_USART\_MspInit () API:

USART Guard time and prescaler register, Address offset: 0x18

- a. Enable the USARTx interface clock.
- b. USART pins configuration:
  - Enable the clock for the USART GPIOs.
  - Configure these USART pins as alternate function pull-up.
- NVIC configuration if you need to use interrupt process (HAL\_USART\_Transmit\_IT(), HAL\_USART\_Receive\_IT() and HAL\_USART\_TransmitReceive\_IT() APIs):
  - Configure the USARTx interrupt priority.
  - Enable the NVIC USART IRQ handle.
- d. DMA Configuration if you need to use DMA process (HAL\_USART\_Transmit\_DMA() HAL\_USART\_Receive\_IT() and HAL\_USART\_TransmitReceive\_IT() APIs):
  - Declare a DMA handle structure for the Tx/Rx stream.
  - Enable the DMAx interface clock.
  - Configure the declared DMA handle structure with the required Tx/Rx parameters.
  - Configure the DMA Tx/Rx Stream.
  - Associate the initialized DMA handle to the USART DMA Tx/Rx handle.
  - Configure the priority and enable the NVIC for the transfer complete interrupt on the DMA Tx/Rx Stream.

- 3. Program the Baud Rate, Word Length, Stop Bit, Parity, Hardware flow control and Mode(Receiver/Transmitter) in the husart Init structure.
- 4. Initialize the USART registers by calling the HAL\_USART\_Init() API:
  - These APIs configures also the low level Hardware GPIO, CLOCK, CORTEX...etc) by calling the customed HAL\_USART\_Msplnit(&husart) API. The specific USART interrupts (Transmission complete interrupt, RXNE interrupt and Error Interrupts) will be managed using the macros \_\_USART\_ENABLE\_IT() and USART\_DISABLE\_IT() inside the transmit and receive process.
- 5. Three operation modes are available within this driver:

## Polling mode IO operation

- Send an amount of data in blocking mode using HAL\_USART\_Transmit()
- Receive an amount of data in blocking mode using HAL\_USART\_Receive()

## Interrupt mode IO operation

- Send an amount of data in non blocking mode using HAL\_USART\_Transmit\_IT()
- At transmission end of half transfer HAL\_USART\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_TxHalfCpltCallback
- At transmission end of transfer HAL\_USART\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_TxCpltCallback
- Receive an amount of data in non blocking mode using HAL\_USART\_Receive\_IT()
- At reception end of half transfer HAL\_USART\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_RxHalfCpltCallback
- At reception end of transfer HAL\_USART\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_RxCpltCallback
- In case of transfer Error, HAL\_USART\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_USART\_ErrorCallback

#### **DMA** mode IO operation

- Send an amount of data in non blocking mode (DMA) using HAL\_USART\_Transmit\_DMA()
- At transmission end of half transfer HAL\_USART\_TxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_TxHalfCpltCallback
- At transmission end of transfer HAL\_USART\_TxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_TxCpltCallback
- Receive an amount of data in non blocking mode (DMA) using HAL\_USART\_Receive\_DMA()
- At reception end of half transfer HAL\_USART\_RxHalfCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_RxHalfCpltCallback
- At reception end of transfer HAL\_USART\_RxCpltCallback is executed and user can add his own code by customization of function pointer HAL\_USART\_RxCpltCallback

836/865 DocID025834 Rev 1

- In case of transfer Error, HAL\_USART\_ErrorCallback() function is executed and user can add his own code by customization of function pointer HAL\_USART\_ErrorCallback
- Pause the DMA Transfer using HAL\_USART\_DMAPause()
- Resume the DMA Transfer using HAL\_USART\_DMAResume()
- Stop the DMA Transfer using HAL\_USART\_DMAStop()

#### **USART HAL driver macros list**

Below the list of most used macros in USART HAL driver.

- \_\_HAL\_USART\_ENABLE: Enable the USART peripheral
- HAL USART DISABLE: Disable the USART peripheral
- \_\_HAL\_USART\_GET\_FLAG : Check whether the specified USART flag is set or not
- \_\_HAL\_USART\_CLEAR\_FLAG : Clear the specified USART pending flag
- \_\_HAL\_USART\_ENABLE\_IT: Enable the specified USART interrupt
- HAL USART DISABLE IT: Disable the specified USART interrupt



You can refer to the USART HAL driver header file for more useful macros

## 49.2.2 Initialization and Configuration functions

This subsection provides a set of functions allowing to initialize the USART in asynchronous and in synchronous modes.

- For the asynchronous mode only these parameters can be configured:
  - Baud Rate
  - Word Length
  - Stop Bit
  - Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Refer to the STM32F4xx reference manual (RM0090) for the USART frame formats depending on the frame length defined by the M bit (8-bits or 9-bits).
  - USART polarity
  - USART phase
  - USART LastBit
  - Receiver/transmitter modes

The HAL\_USART\_Init() function follows the USART synchronous configuration procedure (details for the procedure are available in reference manual (RM0329)).

- HAL\_USART\_Init()
- HAL\_USART\_DeInit()
- HAL USART MspInit()
- HAL\_USART\_MspDeInit()

### 49.2.3 IO operation functions

This subsection provides a set of functions allowing to manage the USART synchronous data transfers.



The USART supports master mode only: it cannot receive or send data related to an input clock (SCLK is always an output).

- 1. There are two modes of transfer:
  - Blocking mode: The communication is performed in polling mode. The HAL status of all data processing is returned by the same function after finishing transfer.
  - No-Blocking mode: The communication is performed using Interrupts or DMA, These API's return the HAL status. The end of the data processing will be indicated through the dedicated USART IRQ when using Interrupt mode or the DMA IRQ when using DMA mode. The HAL\_USART\_TxCpltCallback(), HAL\_USART\_RxCpltCallback() and HAL\_USART\_TxRxCpltCallback() user callbacks will be executed respectively at the end of the transmit or Receive process The HAL\_USART\_ErrorCallback() user callback will be executed when a communication error is detected
- 2. Blocking mode APIs are:
  - HAL\_USART\_Transmit() in simplex mode
  - HAL\_USART\_Receive() in full duplex receive only
  - HAL\_USART\_TransmitReceive() in full duplex mode
- 3. Non Blocking mode APIs with Interrupt are:
  - HAL\_USART\_Transmit\_IT()in simplex mode
  - HAL\_USART\_Receive\_IT() in full duplex receive only
  - HAL USART TransmitReceive IT() in full duplex mode
    - HAL USART IRQHandler()
- 4. Non Blocking mode functions with DMA are:
  - HAL\_USART\_Transmit\_DMA()in simplex mode
  - HAL USART Receive DMA() in full duplex receive only
  - HAL\_USART\_TransmitReceie\_DMA() in full duplex mode
- 5. A set of Transfer Complete Callbacks are provided in non Blocking mode:
  - HAL\_USART\_TxCpltCallback()
  - HAL\_USART\_RxCpltCallback()
  - HAL\_USART\_ErrorCallback()
  - HAL\_USART\_TxRxCpltCallback()
- HAL USART Transmit()
- HAL\_USART\_Receive()
- HAL\_USART\_TransmitReceive()
- HAL\_USART\_Transmit\_IT()
- HAL\_USART\_Receive\_IT()
- HAL\_USART\_TransmitReceive\_IT()
- HAL\_USART\_Transmit\_DMA()
- HAL\_USART\_Receive\_DMA()
- HAL USART TransmitReceive DMA()
- HAL USART DMAPause()
- HAL\_USART\_DMAResume()
- HAL\_USART\_DMAStop()
- HAL USART IRQHandler()
- HAL\_USART\_TxCpltCallback()
- HAL\_USART\_TxHalfCpltCallback()
- HAL\_USART\_RxCpltCallback()
- HAL\_USART\_RxHalfCpltCallback()
- HAL\_USART\_TxRxCpltCallback()
- HAL\_USART\_ErrorCallback()

### 49.2.4 Peripheral State and Errors functions

This subsection provides a set of functions allowing to return the State of USART communication process, return Peripheral Errors occurred during communication process

- HAL\_USART\_GetState() API can be helpful to check in run-time the state of the USART peripheral.
- HAL\_USART\_GetError() check in run-time errors that could be occurred during communication.
- HAL\_USART\_GetState()
- HAL\_USART\_GetError()

### 49.2.5 USART Initialization and de-initialization functions

#### 49.2.5.1 HAL\_USART\_Init

Function Name HAL\_StatusTypeDef HAL\_USART\_Init (

USART\_HandleTypeDef \* husart)

Function Description Initializes the USART mode according to the specified parameters

in the USART\_InitTypeDef and create the associated handle.

Parameters • husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values • HAL status

Notes 

None.

## 49.2.5.2 HAL\_USART\_Delnit

Function Name HAL\_StatusTypeDef HAL\_USART\_DeInit (

USART\_HandleTypeDef \* husart)

Function Description Delnit

Delnitializes the USART peripheral.

**Parameters** 

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

Return values 

• HAL status

Notes • None.

## 49.2.5.3 HAL\_USART\_MspInit

Function Name void HAL\_USART\_MspInit ( USART\_HandleTypeDef \* husart)

Function Description

**USART MSP Init.** 

**Parameters** 

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified USART module.

Return values

None.

Notes

None.

## 49.2.5.4 HAL\_USART\_MspDeInit

Function Name void HAL USART MspDeInit ( USART HandleTypeDef \*

husart)

**Function Description** 

USART MSP Delnit.

**Parameters** 

• **husart**: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

Return values

None.

Notes

None.

## 49.2.6 IO operation functions

## 49.2.6.1 HAL\_USART\_Transmit

Function Name HAL\_StatusTypeDef HAL\_USART\_Transmit (

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint16\_t

Size, uint32\_t Timeout)

**Function Description** 

Simplex Send an amount of data in blocking mode.

**Parameters** 

• **husart**: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

pTxData: Pointer to data buffer

840/865 DocID025834 Rev 1



Size : Amount of data to be sent
 Timeout : Timeout duration

Return values

HAL status

Notes

None.

## 49.2.6.2 HAL USART Receive

Function Name HAL\_StatusTypeDef HAL\_USART\_Receive (

USART\_HandleTypeDef \* husart, uint8\_t \* pRxData, uint16\_t

Size, uint32\_t Timeout)

**Function Description** 

Full-Duplex Receive an amount of data in blocking mode.

**Parameters** 

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified USART module.

pRxData: Pointer to data bufferSize: Amount of data to be received

• Timeout : Timeout duration

Return values 

• HAL status

Notes • None.

## 49.2.6.3 HAL\_USART\_TransmitReceive

Function Name HAL\_StatusTypeDef HAL\_USART\_TransmitReceive (

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16\_t Size, uint32\_t Timeout)

Function Description Full-Duplex Send receive an amount of data in full-duplex mode

(blocking mode).

Parameters • husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

• **pTxData**: Pointer to data transmitted buffer

• **pRxData**: Pointer to data received buffer

• Size: Amount of data to be sent

• Timeout : Timeout duration

Return values • HAL status



Notes

None.

### 49.2.6.4 HAL\_USART\_Transmit\_IT

Function Name HAL\_StatusTypeDef HAL\_USART\_Transmit\_IT (

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint16\_t

Size)

**Function Description** 

Simplex Send an amount of data in non-blocking mode.

**Parameters** 

• **husart**: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

• **pTxData**: Pointer to data buffer

• Size: Amount of data to be sent

Return values

HAL status

Notes

The USART errors are not managed to avoid the overrun

error.

#### 49.2.6.5 HAL\_USART\_Receive\_IT

Function Name HAL\_StatusTypeDef HAL\_USART\_Receive\_IT (

USART\_HandleTypeDef \* husart, uint8\_t \* pRxData, uint16\_t

Size)

**Function Description** 

Simplex Receive an amount of data in non-blocking mode.

**Parameters** 

• **husart**: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

pRxData : Pointer to data buffer

Size: Amount of data to be received

Return values 

• HAL status

Notes 

None.

#### 49.2.6.6 HAL\_USART\_TransmitReceive\_IT

HAL\_StatusTypeDef HAL\_USART\_TransmitReceive\_IT ( **Function Name** 

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16 t Size)

**Function Description** Full-Duplex Send receive an amount of data in full-duplex mode

(non-blocking).

**Parameters husart**: pointer to a USART HandleTypeDef structure that

contains the configuration information for the specified

USART module.

pTxData: Pointer to data transmitted buffer

pRxData: Pointer to data received buffer

Size: Amount of data to be received

Return values **HAL** status

Notes None.

#### 49.2.6.7 HAL\_USART\_Transmit\_DMA

**Function Name** HAL\_StatusTypeDef HAL\_USART\_Transmit\_DMA (

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint16\_t

Size)

**Function Description** 

Simplex Send an amount of data in non-blocking mode.

**Parameters** 

husart: pointer to a USART HandleTypeDef structure that contains the configuration information for the specified

USART module.

pTxData: Pointer to data buffer

Size: Amount of data to be sent

Return values **HAL** status

Notes None.

#### 49.2.6.8 HAL\_USART\_Receive\_DMA

**Function Name** HAL\_StatusTypeDef HAL\_USART\_Receive\_DMA (

USART\_HandleTypeDef \* husart, uint8\_t \* pRxData, uint16\_t



| _ |    |    |
|---|----|----|
| • | 17 | Δ1 |
| · | 14 | C, |

#### **Function Description**

Full-Duplex Receive an amount of data in non-blocking mode.

#### **Parameters**

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified USART module.

pRxData : Pointer to data bufferSize : Amount of data to be received

#### Return values

HAL status

#### Notes

• The USART DMA transmit stream must be configured in order to generate the clock for the slave.

• When the USART parity is enabled (PCE = 1) the data received contain the parity bit.

## 49.2.6.9 HAL\_USART\_TransmitReceive\_DMA

Function Name HAL\_StatusTypeDef HAL\_USART\_TransmitReceive\_DMA (

USART\_HandleTypeDef \* husart, uint8\_t \* pTxData, uint8\_t \*

pRxData, uint16\_t Size)

Function Description Full-Duplex Transmit Receive an amount of data in non-blocking

mode.

Parameters • husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

• **pTxData**: Pointer to data transmitted buffer

**pRxData**: Pointer to data received buffer

• Size: Amount of data to be received

Return values

HAL status

Notes

• When the USART parity is enabled (PCE = 1) the data received contain the parity bit.

### 49.2.6.10 HAL\_USART\_DMAPause

Function Name HAL\_StatusTypeDef HAL\_USART\_DMAPause (

USART\_HandleTypeDef \* husart)

Function Description Pauses the DMA Transfer.

844/865 DocID025834 Rev 1



husart: pointer to a USART\_HandleTypeDef structure that **Parameters** 

contains the configuration information for the specified

USART module.

Return values **HAL** status

**Notes** None.

#### 49.2.6.11 HAL\_USART\_DMAResume

**Function Name** HAL\_StatusTypeDef HAL\_USART\_DMAResume (

USART\_HandleTypeDef \* husart)

**Function Description** 

Resumes the DMA Transfer.

**Parameters** husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values **HAL** status

Notes None.

## 49.2.6.12 HAL\_USART\_DMAStop

**Function Name** HAL\_StatusTypeDef HAL\_USART\_DMAStop (

USART\_HandleTypeDef \* husart)

**Function Description** 

Stops the DMA Transfer.

**Parameters** 

husart: pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values **HAL** status

**Notes** None.

## 49.2.6.13 HAL\_USART\_IRQHandler



Function Name void HAL\_USART\_IRQHandler ( USART\_HandleTypeDef \*

husart)

Function Description T

This function handles USART interrupt request.

**Parameters** 

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

Return values

None.

Notes

None.

## 49.2.6.14 HAL\_USART\_TxCpltCallback

Function Name void HAL\_USART\_TxCpltCallback ( USART\_HandleTypeDef \*

husart)

**Function Description** 

Tx Transfer completed callbacks.

**Parameters** 

• **husart**: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

Return values

None.

Notes

None.

### 49.2.6.15 HAL\_USART\_TxHalfCpltCallback

Function Name void HAL\_USART\_TxHalfCpltCallback (

USART\_HandleTypeDef \* husart)

**Function Description** 

Tx Half Transfer completed callbacks.

**Parameters** 

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.

Return values

None.

Notes

846/865

None.

### 49.2.6.16 HAL\_USART\_RxCpltCallback

Function Name void HAL\_USART\_RxCpltCallback ( USART\_HandleTypeDef \*

husart)

Function Description Rx Transfer completed callbacks.

Parameters • husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values • None.

Notes • None.

## 49.2.6.17 HAL\_USART\_RxHalfCpltCallback

Function Name void HAL\_USART\_RxHalfCpltCallback (

USART\_HandleTypeDef \* husart)

Function Description Rx Half Transfer completed callbacks.

• husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values • None.

Notes • None.

### 49.2.6.18 HAL\_USART\_TxRxCpltCallback

Function Name void HAL\_USART\_TxRxCpltCallback ( USART\_HandleTypeDef

\* husart)

**Function Description** 

Tx/Rx Transfers completed callback for the non-blocking process.

Parameters •

 husart: pointer to a USART\_HandleTypeDef structure that contains the configuration information for the specified

USART module.



Return values None. Notes None.

## 49.2.6.19 HAL\_USART\_ErrorCallback

**Function Name** void HAL\_USART\_ErrorCallback ( USART\_HandleTypeDef \*

husart)

**Function Description** USART error callbacks.

**Parameters husart**: pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

None.

Return values None. Notes

#### 49.2.7 **Peripheral State and Errors functions**

#### 49.2.7.1 **HAL\_USART\_GetState**

**Function Name** HAL USART StateTypeDef HAL USART GetState (

USART\_HandleTypeDef \* husart)

**Function Description** Returns the USART state.

**Parameters** husart: pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART module.

Return values **HAL** state

Notes None.

#### 49.2.7.2 **HAL\_USART\_GetError**

848/865

Function Name uint32\_t HAL\_USART\_GetError ( USART\_HandleTypeDef \*

husart)

Function Description Return the USART error code.

Parameters • husart : pointer to a USART\_HandleTypeDef structure that

contains the configuration information for the specified

USART.

Return values 
• USART Error Code

Notes • None.

## 49.3 USART Firmware driver defines

### 49.3.1 USART

**USART** 

## USART\_Clock

• #define: USART\_CLOCK\_DISABLED ((uint32\_t)0x00000000)

• #define: USART\_CLOCK\_ENABLED ((uint32\_t)USART\_CR2\_CLKEN)

## USART\_Clock\_Phase

• #define: **USART\_PHASE\_1EDGE** ((uint32\_t)0x00000000)

• #define: USART\_PHASE\_2EDGE ((uint32\_t)USART\_CR2\_CPHA)

### USART\_Clock\_Polarity

#define: USART\_POLARITY\_LOW ((uint32\_t)0x00000000)

• #define: **USART\_POLARITY\_HIGH** ((**uint32\_t)USART\_CR2\_CPOL**)

USART\_Flags



- #define: USART\_FLAG\_TXE ((uint32\_t)0x00000080)
- #define: **USART\_FLAG\_TC** ((uint32\_t)0x00000040)
- #define: USART\_FLAG\_RXNE ((uint32\_t)0x00000020)
- #define: **USART\_FLAG\_IDLE** ((uint32\_t)0x00000010)
- #define: **USART\_FLAG\_ORE** ((uint32\_t)0x00000008)
- #define: **USART\_FLAG\_NE** ((uint32\_t)0x00000004)
- #define: **USART\_FLAG\_FE** ((uint32\_t)0x00000002)
- #define: **USART\_FLAG\_PE** ((uint32\_t)0x00000001)

## USART\_Interrupt\_definition

- #define: **USART\_IT\_PE** ((uint32\_t)0x10000100)
- #define: **USART\_IT\_TXE** ((uint32\_t)0x10000080)
- #define: **USART\_IT\_TC** ((uint32\_t)0x10000040)
- #define: **USART\_IT\_RXNE** ((uint32\_t)0x10000020)

- #define: USART\_IT\_IDLE ((uint32\_t)0x10000010)
- #define: **USART\_IT\_LBD** ((uint32\_t)0x20000040)
- #define: USART\_IT\_CTS ((uint32\_t)0x30000400)
- #define: **USART\_IT\_ERR** ((uint32\_t)0x30000001)

#### **USART Last Bit**

- #define: USART\_LASTBIT\_DISABLE ((uint32\_t)0x00000000)
- #define: USART\_LASTBIT\_ENABLE ((uint32\_t)USART\_CR2\_LBCL)

### USART\_Mode

- #define: USART\_MODE\_RX ((uint32\_t)USART\_CR1\_RE)
- #define: USART\_MODE\_TX ((uint32\_t)USART\_CR1\_TE)
- #define: USART\_MODE\_TX\_RX ((uint32\_t)(USART\_CR1\_TE | USART\_CR1\_RE))

#### USART\_NACK\_State

- #define: USARTNACK\_ENABLED ((uint32\_t)USART\_CR3\_NACK)
- #define: USARTNACK\_DISABLED ((uint32\_t)0x00000000)

#### USART\_Parity

- #define: USART\_PARITY\_NONE ((uint32\_t)0x00000000)
- #define: USART\_PARITY\_EVEN ((uint32\_t)USART\_CR1\_PCE)
- #define: USART\_PARITY\_ODD ((uint32\_t)(USART\_CR1\_PCE | USART\_CR1\_PS))

## USART\_Stop\_Bits

- #define: **USART\_STOPBITS\_1** ((uint32\_t)0x00000000)
- #define: USART\_STOPBITS\_0\_5 ((uint32\_t)USART\_CR2\_STOP\_0)
- #define: USART\_STOPBITS\_2 ((uint32\_t)USART\_CR2\_STOP\_1)
- #define: USART\_STOPBITS\_1\_5 ((uint32\_t)(USART\_CR2\_STOP\_0 | USART\_CR2\_STOP\_1))

### USART\_Word\_Length

- #define: **USART\_WORDLENGTH\_8B** ((uint32\_t)0x00000000)
- #define: USART\_WORDLENGTH\_9B ((uint32\_t)USART\_CR1\_M)

## 50 HAL WWDG Generic Driver

## 50.1 WWDG Firmware driver registers structures

### 50.1.1 WWDG HandleTypeDef

WWDG\_HandleTypeDef is defined in the stm32f4xx\_hal\_wwdg.h
Data Fields

- WWDG\_TypeDef \* Instance
- WWDG\_InitTypeDef Init
- HAL\_LockTypeDef Lock
- \_\_IO HAL\_WWDG\_StateTypeDef State

#### **Field Documentation**

- WWDG\_TypeDef\* WWDG\_HandleTypeDef::Instance
  - Register base address
- WWDG\_InitTypeDef WWDG\_HandleTypeDef::Init
  - WWDG required parameters
- HAL\_LockTypeDef WWDG\_HandleTypeDef::Lock
  - WWDG locking object
- \_\_IO HAL\_WWDG\_StateTypeDef WWDG\_HandleTypeDef::State
  - WWDG communication state

#### 50.1.2 WWDG\_InitTypeDef

WWDG\_InitTypeDef is defined in the stm32f4xx\_hal\_wwdg.h
Data Fields

- uint32\_t Prescaler
- uint32 t Window
- uint32\_t Counter

#### **Field Documentation**

- uint32\_t WWDG\_InitTypeDef::Prescaler
  - Specifies the prescaler. This parameter can be a value of WWDG\_Prescaler
- uint32 t WWDG InitTypeDef::Window
  - Specifies the WWDG window value to be compared to the downcounter. This
    parameter must be a number lower than Max\_Data = 0x80
- uint32\_t WWDG\_InitTypeDef::Counter
  - Specifies the WWDG free-running downcounter value. This parameter must be a number between Min\_Data = 0x40 and Max\_Data = 0x7F

## 50.1.3 WWDG\_TypeDef

WWDG\_TypeDef is defined in the stm32f439xx.h

#### **Data Fields**

- \_IO uint32\_t CR
- IO uint32 t CFR
- \_\_IO uint32\_t SR

#### **Field Documentation**

- \_\_IO uint32\_t WWDG\_TypeDef::CR
   \_\_ WWDG Control register, Address offset: 0x00
   \_\_ IO uint32\_t WWDG\_TypeDef::CFR
   \_\_ WWDG Configuration register, Address offset: 0x04
   \_\_ IO uint32\_t WWDG\_TypeDef::SR
  - WWDG Status register, Address offset: 0x08

## 50.2 WWDG Firmware driver API description

The following section lists the various functions of the WWDG library.

#### 50.2.1 Initialization and de-initialization functions

This section provides functions allowing to:

- Initialize the WWDG according to the specified parameters in the WWDG\_InitTypeDef and create the associated handle
- Delnitialize the WWDG peripheral
- Initialize the WWDG MSP
- DeInitialize the WWDG MSP
- HAL\_WWDG\_Init()
- HAL\_WWDG\_DeInit()
- HAL\_WWDG\_MspInit()
- HAL\_WWDG\_MspDeInit()

## 50.2.2 IO operation functions

This section provides functions allowing to:

- Start the WWDG.
- Refresh the WWDG.
- handle WWDG interrupt request.
- HAL WWDG Start()
- HAL\_WWDG\_Start\_IT()
- HAL\_WWDG\_Refresh()

- HAL\_WWDG\_IRQHandler()
- HAL WWDG WakeupCallback()

## 50.2.3 Peripheral State functions

This subsection permits to get in run-time the status of the peripheral and the data flow.

HAL\_WWDG\_GetState()

### 50.2.4 Initialization and de-initialization functions

#### 50.2.4.1 HAL\_WWDG\_Init

Function Name HAL\_StatusTypeDef HAL\_WWDG\_Init (

WWDG\_HandleTypeDef \* hwwdg)

Function Description Initializes the WWDG according to the specified parameters in the

WWDG\_InitTypeDef and creates the associated handle.

Parameters • hwwdg: pointer to a WWDG\_HandleTypeDef structure that

contains the configuration information for the specified

WWDG module.

Return values • HAL status

Notes • None.

## 50.2.4.2 HAL\_WWDG\_DeInit

Function Name HAL\_StatusTypeDef HAL\_WWDG\_DeInit (

WWDG\_HandleTypeDef \* hwwdg)

Function Description

Delnitializes the WWDG peripheral.

**Parameters** 

• **hwwdg**: pointer to a WWDG\_HandleTypeDef structure that

contains the configuration information for the specified

WWDG module.

Return values • HAL status

Notes 

None.

## 50.2.4.3 HAL\_WWDG\_MspInit

Function Name void HAL\_WWDG\_Msplnit ( WWDG\_HandleTypeDef \* hwwdg)

Function Description

Initializes the WWDG MSP.

**Parameters** 

 hwwdg: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified WWDG module.

Return values

None.

Notes

None.

## 50.2.4.4 HAL\_WWDG\_MspDeInit

Function Name void HAL\_WWDG\_MspDeInit ( WWDG\_HandleTypeDef \*

hwwdg)

**Function Description** 

Delnitializes the WWDG MSP.

**Parameters** 

 hwwdg: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified

WWDG module.

Return values

None.

Notes

None.

## 50.2.5 IO operation functions

## 50.2.5.1 HAL\_WWDG\_Start

Function Name HAL\_StatusTypeDef HAL\_WWDG\_Start (

WWDG\_HandleTypeDef \* hwwdg)

**Function Description** 

Starts the WWDG.

**Parameters** 

• **hwwdg**: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified

contains the configuration information for the specified

WWDG module.

Return values • HAL status

856/865 DocID025834 Rev 1



Notes

None.

#### 50.2.5.2 HAL\_WWDG\_Start\_IT

HAL\_StatusTypeDef HAL\_WWDG\_Start\_IT ( **Function Name** 

WWDG\_HandleTypeDef \* hwwdg)

Starts the WWDG with interrupt enabled. **Function Description** 

**Parameters hwwdg**: pointer to a WWDG\_HandleTypeDef structure that

contains the configuration information for the specified

WWDG module.

Return values **HAL** status

Notes None.

#### HAL\_WWDG\_Refresh 50.2.5.3

HAL StatusTypeDef HAL WWDG Refresh ( **Function Name** 

WWDG\_HandleTypeDef \* hwwdg, uint32\_t Counter)

**Function Description** 

Refreshes the WWDG.

**Parameters hwwdg:** pointer to a WWDG\_HandleTypeDef structure that

contains the configuration information for the specified

WWDG module.

Return values **HAL** status

Notes None.

#### 50.2.5.4 HAL\_WWDG\_IRQHandler

**Function Name** void HAL\_WWDG\_IRQHandler ( WWDG\_HandleTypeDef \*

hwwdg)

**Function Description** Handles WWDG interrupt request.

571 DocID025834 Rev 1 857/865 **Parameters** 

 hwwdg: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified WWDG module.

#### Return values

#### **Notes**

• None.

The Early Wakeup Interrupt (EWI) can be used if specific safety operations or data logging must be performed before the actual reset is generated. The EWI interrupt is enabled using \_\_HAL\_WWDG\_ENABLE\_IT() macro. When the downcounter reaches the value 0x40, and EWI interrupt is generated and the corresponding Interrupt Service Routine (ISR) can be used to trigger specific actions (such as communications or data logging), before resetting the device.

## 50.2.5.5 HAL\_WWDG\_WakeupCallback

Function Name void HAL\_WWDG\_WakeupCallback ( WWDG\_HandleTypeDef \*

hwwdg)

**Function Description** 

Early Wakeup WWDG callback.

Parameters

 hwwdg: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified WWDG module.

Return values

None.

Notes

None.

### 50.2.6 Peripheral State functions

#### 50.2.6.1 HAL WWDG GetState

Function Name HAL\_WWDG\_StateTypeDef HAL\_WWDG\_GetState (

WWDG\_HandleTypeDef \* hwwdg)

**Function Description** 

Returns the WWDG state.

**Parameters** 

• **hwwdg**: pointer to a WWDG\_HandleTypeDef structure that contains the configuration information for the specified

WWDG module.

Return values • HAL state

DocID025834 Rev 1

Notes

None.

## 50.3 WWDG Firmware driver defines

## 50.3.1 WWDG

**WWDG** 

## WWDG\_BitAddress\_AliasRegion

• #define: CFR\_BASE (uint32\_t)(WWDG\_BASE + 0x04)

#### WWDG\_Flag\_definition

• #define: WWDG\_FLAG\_EWIF ((uint32\_t)0x0001)

Early wakeup interrupt flag

## WWDG\_Interrupt\_definition

• #define: WWDG\_IT\_EWI ((uint32\_t)WWDG\_CFR\_EWI)

#### WWDG\_Prescaler

- #define: WWDG\_PRESCALER\_1 ((uint32\_t)0x00000000)

  WWDG counter clock = (PCLK1/4096)/1
- #define: WWDG\_PRESCALER\_2 ((uint32\_t)0x00000080)
   WWDG counter clock = (PCLK1/4096)/2
- #define: WWDG\_PRESCALER\_4 ((uint32\_t)0x00000100)
   WWDG counter clock = (PCLK1/4096)/4
- #define: WWDG\_PRESCALER\_8 ((uint32\_t)0x00000180)
   WWDG counter clock = (PCLK1/4096)/8

FAQs UM1725

## 51 FAQs

#### **General subjects**

#### Why should I use the HAL drivers?

There are many advantages in using the HAL drivers:

 Ease of use: you can use the HAL drivers to configure and control any peripheral embedded within your STM32 MCU without prior in-depth knowledge of the product.

- HAL drivers provide intuitive and ready-to-use APIs to configure the peripherals and support polling, interrupt and DMA programming model to accommodate all application requirements, thus allowing the end-user to build a complete application by calling a few APIs.
- Higher level of abstraction than a standard peripheral library allowing to transparently manage:
  - Data transfers and processing using blocking mode (polling) or non-blocking mode (interrupt or DMA)
  - Error management through peripheral error detection and timeout mechanism.
- Generic architecture speeding up initialization and porting, thus allowing customers to focus on innovation.
- Generic set of APIs with full compatibility across the STM32 series/lines, to ease the porting task between STM32 MCUs.
- The APIs provided within the HAL drivers are feature-oriented and do not required indepth knowledge of peripheral operation.
- The APIs provided are modular. They include initialization, IO operation and control functions. The end-user has to call init function, then start the process by calling one IO operation functions (write, read, transmit, receive, ...). Most of the peripherals have the same architecture.
- The number of functions required to build a complete and useful application is very reduced. As an example, to build a UART communication process, the user only has to call HAL\_UART\_Init() then HAL\_UART\_Transmit() or HAL\_UART\_Receive().

#### Which STM32F4 devices are supported by the HAL drivers?

The HAL drivers are developed to support all STM32F4 devices. To ensure compatibility between all devices and portability with others series and lines, the API is split into the generic and the extension APIs. For more details, please refer to Section 4.4: "Devices supported by HAL drivers".

### What is the cost of using HAL drivers in term of code size and performance?

Like generic architecture drivers, the HAL drivers may induce firmware overhead.

This is due to the high abstraction level and ready-to-use APIs which allow data transfers, errors management and offloads the user application from implementation details.

#### **Architecture**

### How many files should I modify to configure the HAL drivers?

Only one file needs to be modified: stm32f4xx\_hal\_conf.h. You can modify this file by disabling unused modules, or adjusting some parameters (i.e. HSE value, System configuration, Ethernet parameters configuration...)

UM1725 FAQs

A template is provided in the HAL drivers folders (stm32f4xx hal conf template.c).

# Which header files should I include in my application to use the HAL drivers?

Only stm32f4xx hal.h file has to be included.

# What is the difference between stm32f4xx\_hal\_ppp.c/.h and stm32f4xx\_hal\_ppp\_ex.c/.h?

The HAL driver architecture supports common features across STM32 series/lines. To support specific features, the drivers are split into two groups.

- The generic APIs (stm32f4xx\_hal\_ppp.c): It includes the common set of APIs across all the STM32 product lines
- The extension APIs (stm32f4xx\_hal\_ppp\_ex.c): It includes the specific APIs for specific device part number or family.

#### Is it possible to use the APIs available in stm32f4xx II ppp.c?

These APIs cannot be used directly because they are internal and offer services to upper layer drivers. As an example stm32f4xx\_ll\_fmc.c/h driver is used by stm32f4xx\_hal\_sram.c, stm32f4xx\_hal\_nor.c, stm32f4xx\_hal\_nand.c and stm32f4xx\_hal\_sdram.c drivers.

#### Initialization and I/O operation functions

#### How do I configure the system clock?

Unlike the standard library, the system clock configuration is not performed in CMSIS drivers file (system\_stm32f4xx.c) but in the main user application by calling the two main functions, HAL\_RCC\_OscConfig() and HAL\_RCC\_ClockConfig(). It can be modified in any user application section.

# What is the purpose of the *PPP\_HandleTypeDef \*pHandle* structure located in each driver in addition to the Initialization structure

**PPP\_HandleTypeDef** \***pHandle** is the main structure implemented in the HAL drivers. It handles the peripheral configuration and registers, and embeds all the structures and variables required to follow the peripheral device flow (pointer to buffer, Error code, State,...)

However, this structure is not required to service peripherals such as GPIO, SYSTICK, PWR, and RCC.

# What is the purpose of HAL\_PPP\_MspInit() and HAL\_PPP\_MspDeInit() functions?

These function are called within HAL\_PPP\_Init() and HAL\_PPP\_DeInit(), respectively. They are used to perform the low level Initialization/de-initialization related to the additional hardware resources (RCC, GPIO, NVIC and DMA).

These functions are declared in stm32f4xx\_hal\_msp.c. A template is provided in the HAL driver folders (stm32f4xx\_hal\_msp\_template.c).

FAQs UM1725

# When and how should I use callbacks functions (functions declared with the attribute weak)?

Use callback functions for the I/O operations used in DMA or interrupt mode. The PPP process complete callbacks are called to inform the user about process completion in real-time event mode (interrupts).

The Errors callbacks are called when a processing error occurs in DMA or interrupt mode. These callbacks are customized by the user to add user proprietary code. They can be declared in the application. Note that the same process completion callbacks are used for DMA and interrupt mode.

# Is it mandatory to use HAL\_Init() function at the beginning of the user application?

It is mandatory to use HAL\_Init() function to enable the system configuration (Prefetch, Data instruction cache,...), configure the systTick and the NVIC priority grouping and the hardware low level initialization.

The sysTick configuration shall be adjusted by calling *HAL\_RCC\_ClockConfig()* function, to obtain 1 ms whatever the system clock.

#### Why do I need to configure the SysTick timer to use the HAL drivers?

The SysTick timer is configured to be used to generate variable increments by calling  $HAL\_IncTick()$  function in Systick ISR and retrieve the value of this variable by calling  $HAL\_GetTick()$  function.

The call HAL\_GetTick() function is mandatory when using HAL drivers with Polling Process or when using HAL\_Delay().

### Why is the SysTick timer configured to have 1 ms?

This is mandatory to ensure correct IO operation in particular for polling mode operation where the 1 ms is required as timebase.

#### Could HAL Delay() function block my application under certain conditions?

Care must be taken when using HAL\_Delay() since this function provides accurate delay based on a variable incremented in SysTick ISR. This implies that if HAL\_Delay() is called from a peripheral ISR process, then the SysTick interrupt must have higher priority (numerically lower) than the peripheral interrupt, otherwise the caller ISR process will be blocked. Use HAL\_NVIC\_SetPriority() function to change the SysTick interrupt priority.

#### What programming model sequence should I follow to use HAL drivers?

Follow the sequence below to use the APIs provided in the HAL drivers:

- Call HAL Init() function to initialize the system (data cache, NVIC priority,...).
- 2. Initialize the system clock by calling HAL\_RCC\_OscConfig() followed by HAL\_RCC\_ClockConfig().
- 3. Add HAL\_IncTick() function under SysTick\_Handler() ISR function to enable polling process when using HAL\_Delay() function
- 4. Start initializing your peripheral by calling HAL\_PPP\_Init().
- 5. Implement the hardware low level initialization (Peripheral clock, GPIO, DMA,..) by calling HAL\_PPP\_MspInit() in stm32f4xx\_hal\_msp.c
- 6. Start your process operation by calling IO operation functions.

UM1725 FAQs

# What is the purpose of HAL\_PPP\_IRQHandler() function and when should I use it?

HAL\_PPP\_IRQHandler() is used to handle interrupt process. It is called under PPP\_IRQHandler() function in stm32f4xx\_it.c. In this case, the end-user has to implement only the callbacks functions (prefixed by \_\_weak) to perform the appropriate action when an interrupt is detected. Advanced users can implement their own code in PPP\_IRQHandler() without calling HAL\_PPP\_IRQHandler().

### Can I use directly the macros defined in stm32f4xx\_hal\_ppp.h?

Yes, you can: a set of macros is provided with the APIs. They allow accessing directly some specific features using peripheral flags.

## Where must PPP\_HandleTypedef structure peripheral handler be declared?

PPP\_HandleTypedef structure peripheral handler must be declared as a global variable, so that all the structure fields are set to 0 by default. In this way, the peripheral handler default state are set to HAL\_PPP\_STATE\_RESET, which is the default state for each peripheral after a system reset.

Revision history UM1725

# 52 Revision history

**Table 16: Document revision history** 

| Date          | Revision | Changes          |
|---------------|----------|------------------|
| 09-May-2014 1 |          | Initial release. |

#### Please Read Carefully

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

